aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm64/boot/dts/apm/apm-storm.dtsi
diff options
context:
space:
mode:
authorDuc Dang <dhdang@apm.com>2015-10-16 12:45:24 -0700
committerDuc Dang <dhdang@apm.com>2015-11-17 13:11:55 -0800
commit62ff9683b5980327b2952f188e529fd67fddf94a (patch)
treea09f20fb349a9e87ec0f74ca1de12d61c5f3c87c /arch/arm64/boot/dts/apm/apm-storm.dtsi
parentarm64: dts: Add APM X-Gene v2 SoC EDAC DTS entries (diff)
downloadlinux-dev-62ff9683b5980327b2952f188e529fd67fddf94a.tar.xz
linux-dev-62ff9683b5980327b2952f188e529fd67fddf94a.zip
arm64: dts: Add Designware I2C controller DTS entries for X-Gene v1 SoC
This patch adds DTS entries for Designware I2C controller used in APM X-Gene v1 SoC evaluation platform (Mustang board). APM X-Gene v1 SoC has 2 I2C controllers. On Mustang board, I2C1 is used to implement proxy I2C interface; I2C1 can be used as I2C slave port (for BMC) or as I2C master port (if no BMC is used). Only I2C1 DT entry is added in this patch with default status as 'disabled'. Signed-off-by: Duc Dang <dhdang@apm.com>
Diffstat (limited to '')
-rw-r--r--arch/arm64/boot/dts/apm/apm-storm.dtsi26
1 files changed, 26 insertions, 0 deletions
diff --git a/arch/arm64/boot/dts/apm/apm-storm.dtsi b/arch/arm64/boot/dts/apm/apm-storm.dtsi
index db190a44cb1b..6297b7cdbe80 100644
--- a/arch/arm64/boot/dts/apm/apm-storm.dtsi
+++ b/arch/arm64/boot/dts/apm/apm-storm.dtsi
@@ -417,6 +417,20 @@
reg-names = "csr-reg";
clock-output-names = "dmaclk";
};
+
+ i2cclk: i2cclk@17000000 {
+ status = "disabled";
+ compatible = "apm,xgene-device-clock";
+ #clock-cells = <1>;
+ clocks = <&ahbclk 0>;
+ reg = <0x0 0x17000000 0x0 0x2000>;
+ reg-names = "csr-reg";
+ csr-offset = <0xc>;
+ csr-mask = <0x4>;
+ enable-offset = <0x10>;
+ enable-mask = <0x4>;
+ clock-output-names = "i2cclk";
+ };
};
msi: msi@79000000 {
@@ -747,6 +761,18 @@
};
};
+ i2c0: i2c0@10512000 {
+ status = "disabled";
+ #address-cells = <1>;
+ #size-cells = <0>;
+ compatible = "snps,designware-i2c";
+ reg = <0x0 0x10512000 0x0 0x1000>;
+ interrupts = <0 0x44 0x4>;
+ #clock-cells = <1>;
+ clocks = <&i2cclk 0>;
+ bus_num = <0>;
+ };
+
phy1: phy@1f21a000 {
compatible = "apm,xgene-phy";
reg = <0x0 0x1f21a000 0x0 0x100>;