/* SPDX-License-Identifier: GPL-2.0+ */ /* * Copyright (c) 2017 BayLibre, SAS * Author: Neil Armstrong */ #ifndef __GXBB_AOCLKC_H #define __GXBB_AOCLKC_H #define NR_CLKS 7 /* AO Configuration Clock registers offsets */ #define AO_RTI_PWR_CNTL_REG1 0x0c #define AO_RTI_PWR_CNTL_REG0 0x10 #define AO_RTI_GEN_CNTL_REG0 0x40 #define AO_OSCIN_CNTL 0x58 #define AO_CRT_CLK_CNTL1 0x68 #define AO_RTC_ALT_CLK_CNTL0 0x94 #define AO_RTC_ALT_CLK_CNTL1 0x98 struct aoclk_cec_32k { struct clk_hw hw; struct regmap *regmap; }; #define to_aoclk_cec_32k(_hw) container_of(_hw, struct aoclk_cec_32k, hw) extern const struct clk_ops meson_aoclk_cec_32k_ops; #include #include #endif /* __GXBB_AOCLKC_H */