// SPDX-License-Identifier: GPL-2.0 // Copyright (C) 2005-2017 Andes Technology Corporation /* * Andestech ATCPIT100 Timer Device Driver Implementation * Rick Chen, Andes Technology Corporation * */ #include #include #include #include #include #include #include #include #include #include #include #include "timer-of.h" #ifdef CONFIG_NDS32 #include #endif /* * Definition of register offsets */ /* ID and Revision Register */ #define ID_REV 0x0 /* Configuration Register */ #define CFG 0x10 /* Interrupt Enable Register */ #define INT_EN 0x14 #define CH_INT_EN(c, i) ((1<event_handler(evt); return IRQ_HANDLED; } static struct timer_of to = { .flags = TIMER_OF_IRQ | TIMER_OF_CLOCK | TIMER_OF_BASE, .clkevt = { .name = "atcpit100_tick", .rating = 300, .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT, .set_state_shutdown = atcpit100_clkevt_shutdown, .set_state_periodic = atcpit100_clkevt_set_periodic, .set_state_oneshot = atcpit100_clkevt_set_oneshot, .tick_resume = atcpit100_clkevt_shutdown, .set_next_event = atcpit100_clkevt_next_event, .cpumask = cpu_possible_mask, }, .of_irq = { .handler = atcpit100_timer_interrupt, .flags = IRQF_TIMER | IRQF_IRQPOLL, }, /* * FIXME: we currently only support clocking using PCLK * and using EXTCLK is not supported in the driver. */ .of_clk = { .name = "PCLK", } }; static u64 notrace atcpit100_timer_sched_read(void) { return ~readl(timer_of_base(&to) + CH1_CNT); } #ifdef CONFIG_NDS32 static void fill_vdso_need_info(struct device_node *node) { struct resource timer_res; of_address_to_resource(node, 0, &timer_res); timer_info.mapping_base = (unsigned long)timer_res.start; timer_info.cycle_count_down = true; timer_info.cycle_count_reg_offset = CH1_CNT; } #endif static int __init atcpit100_timer_init(struct device_node *node) { int ret; u32 val; void __iomem *base; ret = timer_of_init(node, &to); if (ret) return ret; base = timer_of_base(&to); sched_clock_register(atcpit100_timer_sched_read, 32, timer_of_rate(&to)); ret = clocksource_mmio_init(base + CH1_CNT, node->name, timer_of_rate(&to), 300, 32, clocksource_mmio_readl_down); if (ret) { pr_err("Failed to register clocksource\n"); return ret; } /* clear channel 0 timer0 interrupt */ atcpit100_timer_clear_interrupt(base); clockevents_config_and_register(&to.clkevt, timer_of_rate(&to), TIMER_SYNC_TICKS, 0xffffffff); atcpit100_ch0_tmr0_en(base); atcpit100_ch1_tmr0_en(base); atcpit100_clocksource_start(base); atcpit100_clkevt_time_start(base); /* Enable channel 0 timer0 interrupt */ val = readl(base + INT_EN); writel(val | CH0INT0EN, base + INT_EN); #ifdef CONFIG_NDS32 fill_vdso_need_info(node); #endif return ret; } TIMER_OF_DECLARE(atcpit100, "andestech,atcpit100", atcpit100_timer_init);