/* * Copyright 2015 Red Hat Inc. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR * OTHER DEALINGS IN THE SOFTWARE. * * Authors: Ben Skeggs */ #include "gf100.h" #include "ctxgf100.h" #include /******************************************************************************* * Graphics object classes ******************************************************************************/ struct nvkm_oclass gm204_gr_sclass[] = { { FERMI_TWOD_A, &nvkm_object_ofuncs }, { KEPLER_INLINE_TO_MEMORY_B, &nvkm_object_ofuncs }, { MAXWELL_B, &gf100_fermi_ofuncs, gf100_gr_9097_omthds }, { MAXWELL_COMPUTE_B, &nvkm_object_ofuncs, gf100_gr_90c0_omthds }, {} }; /******************************************************************************* * PGRAPH register lists ******************************************************************************/ static const struct gf100_gr_init gm204_gr_init_main_0[] = { { 0x400080, 1, 0x04, 0x003003e2 }, { 0x400088, 1, 0x04, 0xe007bfe7 }, { 0x40008c, 1, 0x04, 0x00060000 }, { 0x400090, 1, 0x04, 0x00000030 }, { 0x40013c, 1, 0x04, 0x003901f3 }, { 0x400140, 1, 0x04, 0x00000100 }, { 0x400144, 1, 0x04, 0x00000000 }, { 0x400148, 1, 0x04, 0x00000110 }, { 0x400138, 1, 0x04, 0x00000000 }, { 0x400130, 2, 0x04, 0x00000000 }, { 0x400124, 1, 0x04, 0x00000002 }, {} }; static const struct gf100_gr_init gm204_gr_init_fe_0[] = { { 0x40415c, 1, 0x04, 0x00000000 }, { 0x404170, 1, 0x04, 0x00000000 }, { 0x4041b4, 1, 0x04, 0x00000000 }, { 0x4041b8, 1, 0x04, 0x00000010 }, {} }; static const struct gf100_gr_init gm204_gr_init_ds_0[] = { { 0x40583c, 1, 0x04, 0x00000000 }, { 0x405844, 1, 0x04, 0x00ffffff }, { 0x40584c, 1, 0x04, 0x00000001 }, { 0x405850, 1, 0x04, 0x00000000 }, { 0x405900, 1, 0x04, 0x00000000 }, { 0x405908, 1, 0x04, 0x00000000 }, {} }; static const struct gf100_gr_init gm204_gr_init_sked_0[] = { { 0x407010, 1, 0x04, 0x00000000 }, { 0x407040, 1, 0x04, 0x80440434 }, { 0x407048, 1, 0x04, 0x00000008 }, {} }; static const struct gf100_gr_init gm204_gr_init_tpccs_0[] = { { 0x419d60, 1, 0x04, 0x0000003f }, { 0x419d88, 3, 0x04, 0x00000000 }, { 0x419dc4, 1, 0x04, 0x00000000 }, { 0x419dc8, 1, 0x04, 0x00000501 }, { 0x419dd0, 1, 0x04, 0x00000000 }, { 0x419dd4, 1, 0x04, 0x00000100 }, { 0x419dd8, 1, 0x04, 0x00000001 }, { 0x419ddc, 1, 0x04, 0x00000002 }, { 0x419de0, 1, 0x04, 0x00000001 }, { 0x419de8, 1, 0x04, 0x000000cc }, { 0x419dec, 1, 0x04, 0x00000000 }, { 0x419df0, 1, 0x04, 0x000000cc }, { 0x419df4, 1, 0x04, 0x00000000 }, { 0x419d0c, 1, 0x04, 0x00000000 }, { 0x419d10, 1, 0x04, 0x00000014 }, {} }; static const struct gf100_gr_init gm204_gr_init_pe_0[] = { { 0x419900, 1, 0x04, 0x000000ff }, { 0x419810, 1, 0x04, 0x00000000 }, { 0x41980c, 1, 0x04, 0x00000010 }, { 0x419844, 1, 0x04, 0x00000000 }, { 0x419838, 1, 0x04, 0x000000ff }, { 0x419850, 1, 0x04, 0x00000004 }, { 0x419854, 2, 0x04, 0x00000000 }, { 0x419894, 3, 0x04, 0x00100401 }, {} }; static const struct gf100_gr_init gm204_gr_init_sm_0[] = { { 0x419e30, 1, 0x04, 0x000000ff }, { 0x419e00, 1, 0x04, 0x00000000 }, { 0x419ea0, 1, 0x04, 0x00000000 }, { 0x419ee4, 1, 0x04, 0x00000000 }, { 0x419ea4, 1, 0x04, 0x00000100 }, { 0x419ea8, 1, 0x04, 0x00000000 }, { 0x419ee8, 1, 0x04, 0x00000091 }, { 0x419eb4, 1, 0x04, 0x00000000 }, { 0x419ebc, 2, 0x04, 0x00000000 }, { 0x419edc, 1, 0x04, 0x000c1810 }, { 0x419ed8, 1, 0x04, 0x00000000 }, { 0x419ee0, 1, 0x04, 0x00000000 }, {} }; static const struct gf100_gr_init gm204_gr_init_l1c_1[] = { { 0x419cf8, 2, 0x04, 0x00000000 }, {} }; static const struct gf100_gr_init gm204_gr_init_sm_1[] = { { 0x419f74, 1, 0x04, 0x00055155 }, { 0x419f80, 4, 0x04, 0x00000000 }, {} }; static const struct gf100_gr_init gm204_gr_init_l1c_2[] = { { 0x419ccc, 2, 0x04, 0x00000000 }, { 0x419c80, 1, 0x04, 0x3f006022 }, { 0x419c88, 1, 0x04, 0x00210000 }, {} }; static const struct gf100_gr_init gm204_gr_init_pes_0[] = { { 0x41be50, 1, 0x04, 0x000000ff }, { 0x41be04, 1, 0x04, 0x00000000 }, { 0x41be08, 1, 0x04, 0x00000004 }, { 0x41be0c, 1, 0x04, 0x00000008 }, { 0x41be10, 1, 0x04, 0x2e3b8bc7 }, { 0x41be14, 2, 0x04, 0x00000000 }, { 0x41be3c, 5, 0x04, 0x00100401 }, {} }; static const struct gf100_gr_init gm204_gr_init_be_0[] = { { 0x408890, 1, 0x04, 0x000000ff }, { 0x40880c, 1, 0x04, 0x00000000 }, { 0x408850, 1, 0x04, 0x00000004 }, { 0x408878, 1, 0x04, 0x01b4201c }, { 0x40887c, 1, 0x04, 0x80004c55 }, { 0x408880, 1, 0x04, 0x0018c258 }, { 0x408884, 1, 0x04, 0x0000160f }, { 0x408974, 1, 0x04, 0x000000ff }, { 0x408910, 9, 0x04, 0x00000000 }, { 0x408950, 1, 0x04, 0x00000000 }, { 0x408954, 1, 0x04, 0x0000ffff }, { 0x408958, 1, 0x04, 0x00000034 }, { 0x40895c, 1, 0x04, 0x84b17403 }, { 0x408960, 1, 0x04, 0x04c1884f }, { 0x408964, 1, 0x04, 0x04714445 }, { 0x408968, 1, 0x04, 0x0280802f }, { 0x40896c, 1, 0x04, 0x04304856 }, { 0x408970, 1, 0x04, 0x00012800 }, { 0x408984, 1, 0x04, 0x00000000 }, { 0x408988, 1, 0x04, 0x08040201 }, { 0x40898c, 1, 0x04, 0x80402010 }, {} }; const struct gf100_gr_pack gm204_gr_pack_mmio[] = { { gm204_gr_init_main_0 }, { gm204_gr_init_fe_0 }, { gf100_gr_init_pri_0 }, { gf100_gr_init_rstr2d_0 }, { gf100_gr_init_pd_0 }, { gm204_gr_init_ds_0 }, { gm107_gr_init_scc_0 }, { gm204_gr_init_sked_0 }, { gk110_gr_init_cwd_0 }, { gm107_gr_init_prop_0 }, { gk208_gr_init_gpc_unk_0 }, { gf100_gr_init_setup_0 }, { gf100_gr_init_crstr_0 }, { gm107_gr_init_setup_1 }, { gm107_gr_init_zcull_0 }, { gf100_gr_init_gpm_0 }, { gm107_gr_init_gpc_unk_1 }, { gf100_gr_init_gcc_0 }, { gm204_gr_init_tpccs_0 }, { gm107_gr_init_tex_0 }, { gm204_gr_init_pe_0 }, { gm107_gr_init_l1c_0 }, { gf100_gr_init_mpc_0 }, { gm204_gr_init_sm_0 }, { gm204_gr_init_l1c_1 }, { gm204_gr_init_sm_1 }, { gm204_gr_init_l1c_2 }, { gm204_gr_init_pes_0 }, { gm107_gr_init_wwdx_0 }, { gm107_gr_init_cbm_0 }, { gm204_gr_init_be_0 }, {} }; const struct gf100_gr_pack * gm204_gr_data[] = { gm204_gr_pack_mmio, NULL }; /******************************************************************************* * PGRAPH engine/subdev functions ******************************************************************************/ static int gm204_gr_init_ctxctl(struct gf100_gr_priv *priv) { return 0; } int gm204_gr_init(struct nvkm_object *object) { struct gf100_gr_oclass *oclass = (void *)object->oclass; struct gf100_gr_priv *priv = (void *)object; const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, priv->tpc_total); u32 data[TPC_MAX / 8] = {}; u8 tpcnr[GPC_MAX]; int gpc, tpc, ppc, rop; int ret, i; u32 tmp; ret = nvkm_gr_init(&priv->base); if (ret) return ret; tmp = nv_rd32(priv, 0x100c80); /*XXX: mask? */ nv_wr32(priv, 0x418880, 0x00001000 | (tmp & 0x00000fff)); nv_wr32(priv, 0x418890, 0x00000000); nv_wr32(priv, 0x418894, 0x00000000); nv_wr32(priv, 0x4188b4, priv->unk4188b4->addr >> 8); nv_wr32(priv, 0x4188b8, priv->unk4188b8->addr >> 8); nv_mask(priv, 0x4188b0, 0x00040000, 0x00040000); /*XXX: belongs in fb */ nv_wr32(priv, 0x100cc8, priv->unk4188b4->addr >> 8); nv_wr32(priv, 0x100ccc, priv->unk4188b8->addr >> 8); nv_mask(priv, 0x100cc4, 0x00040000, 0x00040000); gf100_gr_mmio(priv, oclass->mmio); gm107_gr_init_bios(priv); nv_wr32(priv, GPC_UNIT(0, 0x3018), 0x00000001); memset(data, 0x00, sizeof(data)); memcpy(tpcnr, priv->tpc_nr, sizeof(priv->tpc_nr)); for (i = 0, gpc = -1; i < priv->tpc_total; i++) { do { gpc = (gpc + 1) % priv->gpc_nr; } while (!tpcnr[gpc]); tpc = priv->tpc_nr[gpc] - tpcnr[gpc]--; data[i / 8] |= tpc << ((i % 8) * 4); } nv_wr32(priv, GPC_BCAST(0x0980), data[0]); nv_wr32(priv, GPC_BCAST(0x0984), data[1]); nv_wr32(priv, GPC_BCAST(0x0988), data[2]); nv_wr32(priv, GPC_BCAST(0x098c), data[3]); for (gpc = 0; gpc < priv->gpc_nr; gpc++) { nv_wr32(priv, GPC_UNIT(gpc, 0x0914), priv->magic_not_rop_nr << 8 | priv->tpc_nr[gpc]); nv_wr32(priv, GPC_UNIT(gpc, 0x0910), 0x00040000 | priv->tpc_total); nv_wr32(priv, GPC_UNIT(gpc, 0x0918), magicgpc918); } nv_wr32(priv, GPC_BCAST(0x3fd4), magicgpc918); nv_wr32(priv, GPC_BCAST(0x08ac), nv_rd32(priv, 0x100800)); nv_wr32(priv, GPC_BCAST(0x033c), nv_rd32(priv, 0x100804)); nv_wr32(priv, 0x400500, 0x00010001); nv_wr32(priv, 0x400100, 0xffffffff); nv_wr32(priv, 0x40013c, 0xffffffff); nv_wr32(priv, 0x400124, 0x00000002); nv_wr32(priv, 0x409c24, 0x000e0000); nv_wr32(priv, 0x405848, 0xc0000000); nv_wr32(priv, 0x40584c, 0x00000001); nv_wr32(priv, 0x404000, 0xc0000000); nv_wr32(priv, 0x404600, 0xc0000000); nv_wr32(priv, 0x408030, 0xc0000000); nv_wr32(priv, 0x404490, 0xc0000000); nv_wr32(priv, 0x406018, 0xc0000000); nv_wr32(priv, 0x407020, 0x40000000); nv_wr32(priv, 0x405840, 0xc0000000); nv_wr32(priv, 0x405844, 0x00ffffff); nv_mask(priv, 0x419cc0, 0x00000008, 0x00000008); for (gpc = 0; gpc < priv->gpc_nr; gpc++) { printk(KERN_ERR "ppc %d %d\n", gpc, priv->ppc_nr[gpc]); for (ppc = 0; ppc < priv->ppc_nr[gpc]; ppc++) nv_wr32(priv, PPC_UNIT(gpc, ppc, 0x038), 0xc0000000); nv_wr32(priv, GPC_UNIT(gpc, 0x0420), 0xc0000000); nv_wr32(priv, GPC_UNIT(gpc, 0x0900), 0xc0000000); nv_wr32(priv, GPC_UNIT(gpc, 0x1028), 0xc0000000); nv_wr32(priv, GPC_UNIT(gpc, 0x0824), 0xc0000000); for (tpc = 0; tpc < priv->tpc_nr[gpc]; tpc++) { nv_wr32(priv, TPC_UNIT(gpc, tpc, 0x508), 0xffffffff); nv_wr32(priv, TPC_UNIT(gpc, tpc, 0x50c), 0xffffffff); nv_wr32(priv, TPC_UNIT(gpc, tpc, 0x224), 0xc0000000); nv_wr32(priv, TPC_UNIT(gpc, tpc, 0x48c), 0xc0000000); nv_wr32(priv, TPC_UNIT(gpc, tpc, 0x084), 0xc0000000); nv_wr32(priv, TPC_UNIT(gpc, tpc, 0x430), 0xc0000000); nv_wr32(priv, TPC_UNIT(gpc, tpc, 0x644), 0x00dffffe); nv_wr32(priv, TPC_UNIT(gpc, tpc, 0x64c), 0x00000005); } nv_wr32(priv, GPC_UNIT(gpc, 0x2c90), 0xffffffff); nv_wr32(priv, GPC_UNIT(gpc, 0x2c94), 0xffffffff); } for (rop = 0; rop < priv->rop_nr; rop++) { nv_wr32(priv, ROP_UNIT(rop, 0x144), 0x40000000); nv_wr32(priv, ROP_UNIT(rop, 0x070), 0x40000000); nv_wr32(priv, ROP_UNIT(rop, 0x204), 0xffffffff); nv_wr32(priv, ROP_UNIT(rop, 0x208), 0xffffffff); } nv_wr32(priv, 0x400108, 0xffffffff); nv_wr32(priv, 0x400138, 0xffffffff); nv_wr32(priv, 0x400118, 0xffffffff); nv_wr32(priv, 0x400130, 0xffffffff); nv_wr32(priv, 0x40011c, 0xffffffff); nv_wr32(priv, 0x400134, 0xffffffff); nv_wr32(priv, 0x400054, 0x2c350f63); gf100_gr_zbc_init(priv); return gm204_gr_init_ctxctl(priv); } struct nvkm_oclass * gm204_gr_oclass = &(struct gf100_gr_oclass) { .base.handle = NV_ENGINE(GR, 0x24), .base.ofuncs = &(struct nvkm_ofuncs) { .ctor = gf100_gr_ctor, .dtor = gf100_gr_dtor, .init = gm204_gr_init, .fini = _nvkm_gr_fini, }, .cclass = &gm204_grctx_oclass, .sclass = gm204_gr_sclass, .mmio = gm204_gr_pack_mmio, .ppc_nr = 2, }.base;