aboutsummaryrefslogtreecommitdiffstats
path: root/tools/perf/pmu-events/arch/arm64/arm/cortex-a57-a72/core-imp-def.json
blob: 0ac9b7927450976b75fecb00024bfca0bcf52bc4 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
[
    {
        "ArchStdEvent": "L1D_CACHE_RD",
    },
    {
        "ArchStdEvent": "L1D_CACHE_WR",
    },
    {
        "ArchStdEvent": "L1D_CACHE_REFILL_RD",
    },
    {
        "ArchStdEvent": "L1D_CACHE_REFILL_WR",
    },
    {
        "ArchStdEvent": "L1D_CACHE_WB_VICTIM",
    },
    {
        "ArchStdEvent": "L1D_CACHE_WB_CLEAN",
    },
    {
        "ArchStdEvent": "L1D_CACHE_INVAL",
    },
    {
        "ArchStdEvent": "L1D_TLB_REFILL_RD",
    },
    {
        "ArchStdEvent": "L1D_TLB_REFILL_WR",
    },
    {
        "ArchStdEvent": "L2D_CACHE_RD",
    },
    {
        "ArchStdEvent": "L2D_CACHE_WR",
    },
    {
        "ArchStdEvent": "L2D_CACHE_REFILL_RD",
    },
    {
        "ArchStdEvent": "L2D_CACHE_REFILL_WR",
    },
    {
        "ArchStdEvent": "L2D_CACHE_WB_VICTIM",
    },
    {
        "ArchStdEvent": "L2D_CACHE_WB_CLEAN",
    },
    {
        "ArchStdEvent": "L2D_CACHE_INVAL",
    },
    {
        "ArchStdEvent": "BUS_ACCESS_RD",
    },
    {
        "ArchStdEvent": "BUS_ACCESS_WR",
    },
    {
        "ArchStdEvent": "BUS_ACCESS_SHARED",
    },
    {
        "ArchStdEvent": "BUS_ACCESS_NOT_SHARED",
    },
    {
        "ArchStdEvent": "BUS_ACCESS_NORMAL",
    },
    {
        "ArchStdEvent": "BUS_ACCESS_PERIPH",
    },
    {
        "ArchStdEvent": "MEM_ACCESS_RD",
    },
    {
        "ArchStdEvent": "MEM_ACCESS_WR",
    },
    {
        "ArchStdEvent": "UNALIGNED_LD_SPEC",
    },
    {
        "ArchStdEvent": "UNALIGNED_ST_SPEC",
    },
    {
        "ArchStdEvent": "UNALIGNED_LDST_SPEC",
    },
    {
        "ArchStdEvent": "LDREX_SPEC",
    },
    {
        "ArchStdEvent": "STREX_PASS_SPEC",
    },
    {
        "ArchStdEvent": "STREX_FAIL_SPEC",
    },
    {
        "ArchStdEvent": "LD_SPEC",
    },
    {
        "ArchStdEvent": "ST_SPEC",
    },
    {
        "ArchStdEvent": "LDST_SPEC",
    },
    {
        "ArchStdEvent": "DP_SPEC",
    },
    {
        "ArchStdEvent": "ASE_SPEC",
    },
    {
        "ArchStdEvent": "VFP_SPEC",
    },
    {
        "ArchStdEvent": "PC_WRITE_SPEC",
    },
    {
        "ArchStdEvent": "CRYPTO_SPEC",
    },
    {
        "ArchStdEvent": "BR_IMMED_SPEC",
    },
    {
        "ArchStdEvent": "BR_RETURN_SPEC",
    },
    {
        "ArchStdEvent": "BR_INDIRECT_SPEC",
    },
    {
        "ArchStdEvent": "ISB_SPEC",
    },
    {
        "ArchStdEvent": "DSB_SPEC",
    },
    {
        "ArchStdEvent": "DMB_SPEC",
    },
    {
        "ArchStdEvent": "EXC_UNDEF",
    },
    {
        "ArchStdEvent": "EXC_SVC",
    },
    {
        "ArchStdEvent": "EXC_PABORT",
    },
    {
        "ArchStdEvent": "EXC_DABORT",
    },
    {
        "ArchStdEvent": "EXC_IRQ",
    },
    {
        "ArchStdEvent": "EXC_FIQ",
    },
    {
        "ArchStdEvent": "EXC_SMC",
    },
    {
        "ArchStdEvent": "EXC_HVC",
    },
    {
        "ArchStdEvent": "EXC_TRAP_PABORT",
    },
    {
        "ArchStdEvent": "EXC_TRAP_DABORT",
    },
    {
        "ArchStdEvent": "EXC_TRAP_OTHER",
    },
    {
        "ArchStdEvent": "EXC_TRAP_IRQ",
    },
    {
        "ArchStdEvent": "EXC_TRAP_FIQ",
    },
    {
        "ArchStdEvent": "RC_LD_SPEC",
    },
    {
        "ArchStdEvent": "RC_ST_SPEC",
    },
]