diff options
author | 2021-02-16 15:17:48 +0530 | |
---|---|---|
committer | 2021-03-11 20:22:39 -0600 | |
commit | 794d3e309e44c99158d0166b1717f297341cf3ab (patch) | |
tree | 9b8defe129d5e77e68527d79db4e36ac8dc2a796 | |
parent | arm64: dts: qcom: sm8250: Fix level triggered PMU interrupt polarity (diff) | |
download | wireguard-linux-794d3e309e44c99158d0166b1717f297341cf3ab.tar.xz wireguard-linux-794d3e309e44c99158d0166b1717f297341cf3ab.zip |
arm64: dts: qcom: sm8350: Fix level triggered PMU interrupt polarity
As per interrupt documentation for SM8350 SoC, the polarity
for level triggered PMU interrupt is low, fix this.
Fixes: b7e8f433a673 ("arm64: dts: qcom: Add basic devicetree support for SM8350 SoC")
Signed-off-by: Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>
Link: https://lore.kernel.org/r/ca57409198477f7815e32a6a7467dcdc9b93dc4f.1613468366.git.saiprakash.ranjan@codeaurora.org
Signed-off-by: Bjorn Andersson <bjorn.andersson@linaro.org>
-rw-r--r-- | arch/arm64/boot/dts/qcom/sm8350.dtsi | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/arch/arm64/boot/dts/qcom/sm8350.dtsi b/arch/arm64/boot/dts/qcom/sm8350.dtsi index 617bc1993217..8a40fe48469e 100644 --- a/arch/arm64/boot/dts/qcom/sm8350.dtsi +++ b/arch/arm64/boot/dts/qcom/sm8350.dtsi @@ -153,7 +153,7 @@ pmu { compatible = "arm,armv8-pmuv3"; - interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; + interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>; }; psci { |