aboutsummaryrefslogtreecommitdiffstatshomepage
path: root/drivers/pci/controller/cadence/pcie-cadence-host.c
diff options
context:
space:
mode:
authorKishon Vijay Abraham I <kishon@ti.com>2020-07-22 16:33:06 +0530
committerLorenzo Pieralisi <lorenzo.pieralisi@arm.com>2020-07-27 15:46:16 +0100
commita8b661eb50abaac97401625d3ff28761bcf1822d (patch)
tree2923b3bb5b6dbc97fc6b78b48bca83e4f4fd7174 /drivers/pci/controller/cadence/pcie-cadence-host.c
parentlinux/kernel.h: Add PTR_ALIGN_DOWN macro (diff)
downloadwireguard-linux-a8b661eb50abaac97401625d3ff28761bcf1822d.tar.xz
wireguard-linux-a8b661eb50abaac97401625d3ff28761bcf1822d.zip
PCI: cadence: Convert all r/w accessors to perform only 32-bit accesses
Certain platforms like TI's J721E using Cadence PCIe IP can perform only 32-bit accesses for reading or writing to Cadence registers. Convert all read and write accesses to 32-bit in Cadence PCIe driver in preparation for adding PCIe support in TI's J721E SoC. Also add spin lock to disable interrupts while modifying PCI_STATUS register while raising legacy interrupt since PCI_STATUS is accessible by both remote RC and EP and time between read and write should be minimized. Link: https://lore.kernel.org/r/20200722110317.4744-5-kishon@ti.com Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com> Signed-off-by: Lorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Diffstat (limited to 'drivers/pci/controller/cadence/pcie-cadence-host.c')
0 files changed, 0 insertions, 0 deletions