aboutsummaryrefslogtreecommitdiffstatshomepage
path: root/tools/perf/scripts/python/export-to-postgresql.py
diff options
context:
space:
mode:
authorJacopo Mondi <jacopo@jmondi.org>2018-08-14 15:21:45 +0200
committerShawn Guo <shawnguo@kernel.org>2018-09-03 12:25:22 +0800
commit37c045d25e90038682b845de0a1db43c8301694d (patch)
tree845db05d5b3e5b02f1c4ff25c3527a27f076d89c /tools/perf/scripts/python/export-to-postgresql.py
parentARM: dts: ls1021a: Enable I2C DMA support (diff)
downloadwireguard-linux-37c045d25e90038682b845de0a1db43c8301694d.tar.xz
wireguard-linux-37c045d25e90038682b845de0a1db43c8301694d.zip
ARM: dts: imx6qdl: Add Engicam i.Core 1.5 MX6
The 1.5 version of Engicam's i.Core MX6 CPU module features a different clock provider for the ethernet's PHY interface. Adjust the FEC ptp clock to reference CLK_ENET_REF clock source, and set SION bit of MX6QDL_PAD_GPIO_16__ENET_REF_CLK to adjust the input path of that pin. The newly introduced imx6ql-icore-1.5.dtsi allows to collect in a single place differences between version '1.0' and '1.5' of the module. Reviewed-by: Fabio Estevam <fabio.estevam@nxp.com> Signed-off-by: Jacopo Mondi <jacopo@jmondi.org> Signed-off-by: Shawn Guo <shawnguo@kernel.org>
Diffstat (limited to 'tools/perf/scripts/python/export-to-postgresql.py')
0 files changed, 0 insertions, 0 deletions