// SPDX-License-Identifier: GPL-2.0-or-later /* * Copyright (C) 2009-2010, Lars-Peter Clausen * Copyright (C) 2011, Maarten ter Huurne * JZ4740 setup code */ #include #include #include #include #include #include #include #include #include #include #include #include #include #include #include #define JZ4740_EMC_BASE_ADDR 0x13010000 #define JZ4740_EMC_SDRAM_CTRL 0x80 static void __init jz4740_detect_mem(void) { void __iomem *jz_emc_base; u32 ctrl, bus, bank, rows, cols; phys_addr_t size; jz_emc_base = ioremap(JZ4740_EMC_BASE_ADDR, 0x100); ctrl = readl(jz_emc_base + JZ4740_EMC_SDRAM_CTRL); bus = 2 - ((ctrl >> 31) & 1); bank = 1 + ((ctrl >> 19) & 1); cols = 8 + ((ctrl >> 26) & 7); rows = 11 + ((ctrl >> 20) & 3); printk(KERN_DEBUG "SDRAM preconfigured: bus:%u bank:%u rows:%u cols:%u\n", bus, bank, rows, cols); iounmap(jz_emc_base); size = 1 << (bus + bank + cols + rows); add_memory_region(0, size, BOOT_MEM_RAM); } static unsigned long __init get_board_mach_type(const void *fdt) { if (!fdt_node_check_compatible(fdt, 0, "ingenic,x1830")) return MACH_INGENIC_X1830; if (!fdt_node_check_compatible(fdt, 0, "ingenic,x1000")) return MACH_INGENIC_X1000; if (!fdt_node_check_compatible(fdt, 0, "ingenic,jz4780")) return MACH_INGENIC_JZ4780; if (!fdt_node_check_compatible(fdt, 0, "ingenic,jz4770")) return MACH_INGENIC_JZ4770; return MACH_INGENIC_JZ4740; } void __init plat_mem_setup(void) { int offset; void *dtb; if (__dtb_start != __dtb_end) dtb = __dtb_start; else dtb = (void *)fw_passed_dtb; __dt_setup_arch(dtb); offset = fdt_path_offset(dtb, "/memory"); if (offset < 0) jz4740_detect_mem(); mips_machtype = get_board_mach_type(dtb); } void __init device_tree_init(void) { if (!initial_boot_params) return; unflatten_and_copy_device_tree(); } const char *get_system_type(void) { switch (mips_machtype) { case MACH_INGENIC_X1830: return "X1830"; case MACH_INGENIC_X1000: return "X1000"; case MACH_INGENIC_JZ4780: return "JZ4780"; case MACH_INGENIC_JZ4770: return "JZ4770"; default: return "JZ4740"; } } void __init arch_init_irq(void) { irqchip_init(); } void __init plat_time_init(void) { of_clk_init(NULL); timer_probe(); } void __init prom_init(void) { fw_init_cmdline(); } void __init prom_free_prom_memory(void) { } static void jz4740_wait_instr(void) { __asm__(".set push;\n" ".set mips3;\n" "wait;\n" ".set pop;\n" ); } static void jz4740_halt(void) { for (;;) jz4740_wait_instr(); } static int __maybe_unused jz4740_pm_enter(suspend_state_t state) { jz4740_wait_instr(); return 0; } static const struct platform_suspend_ops jz4740_pm_ops __maybe_unused = { .valid = suspend_valid_only_mem, .enter = jz4740_pm_enter, }; static int __init jz4740_pm_init(void) { if (IS_ENABLED(CONFIG_PM_SLEEP)) suspend_set_ops(&jz4740_pm_ops); _machine_halt = jz4740_halt; return 0; } late_initcall(jz4740_pm_init);