aboutsummaryrefslogtreecommitdiffstats
path: root/Documentation/devicetree/bindings/spi/spi-uniphier.txt
diff options
context:
space:
mode:
authorAlexandre Belloni <alexandre.belloni@bootlin.com>2018-07-27 21:53:56 +0200
committerMark Brown <broonie@kernel.org>2018-07-30 12:02:08 +0100
commitc2c25cc397026ec705e050248539df400d2563f8 (patch)
tree5a20ba821111c513d68074d70e0b58875230c38f /Documentation/devicetree/bindings/spi/spi-uniphier.txt
parentspi: dw: export dw_spi_set_cs (diff)
downloadlinux-dev-c2c25cc397026ec705e050248539df400d2563f8.tar.xz
linux-dev-c2c25cc397026ec705e050248539df400d2563f8.zip
spi: dw-mmio: add MSCC Ocelot support
Because the SPI controller deasserts the chip select when the TX fifo is empty (which may happen in the middle of a transfer), the CS should be handled by linux. Unfortunately, some or all of the first four chip selects are not muxable as GPIOs, depending on the SoC. There is a way to bitbang those pins by using the SPI boot controller so use it to set the chip selects. At init time, it is also necessary to give control of the SPI interface to the Designware IP. Signed-off-by: Alexandre Belloni <alexandre.belloni@bootlin.com> Reviewed-by: Andy Shevchenko <andy.shevchenko@gmail.com> Signed-off-by: Mark Brown <broonie@kernel.org>
Diffstat (limited to 'Documentation/devicetree/bindings/spi/spi-uniphier.txt')
0 files changed, 0 insertions, 0 deletions