aboutsummaryrefslogtreecommitdiffstats
path: root/arch/arm/boot/dts/r8a7792.dtsi
diff options
context:
space:
mode:
authorGeert Uytterhoeven <geert+renesas@glider.be>2017-10-12 11:35:13 +0200
committerSimon Horman <horms+renesas@verge.net.au>2017-10-16 11:42:55 +0200
commit8684a24caa3d59d9ba03f1e6f9653b49ac78ec04 (patch)
tree71099ca8724746fd598c231e541cd2d917af07e1 /arch/arm/boot/dts/r8a7792.dtsi
parentARM: dts: r8a7791: Add missing clock for secondary CA15 CPU core (diff)
downloadlinux-dev-8684a24caa3d59d9ba03f1e6f9653b49ac78ec04.tar.xz
linux-dev-8684a24caa3d59d9ba03f1e6f9653b49ac78ec04.zip
ARM: dts: r8a7792: Add missing clock for secondary CA15 CPU core
Currently only the primary CPU in the CA15 cluster has a clocks property, while the secondary CPU core is driven by the same clock. Add the missing clocks property to fix this. Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be> Signed-off-by: Simon Horman <horms+renesas@verge.net.au>
Diffstat (limited to 'arch/arm/boot/dts/r8a7792.dtsi')
-rw-r--r--arch/arm/boot/dts/r8a7792.dtsi1
1 files changed, 1 insertions, 0 deletions
diff --git a/arch/arm/boot/dts/r8a7792.dtsi b/arch/arm/boot/dts/r8a7792.dtsi
index 56570d1ce5f6..131f65b0426e 100644
--- a/arch/arm/boot/dts/r8a7792.dtsi
+++ b/arch/arm/boot/dts/r8a7792.dtsi
@@ -56,6 +56,7 @@
compatible = "arm,cortex-a15";
reg = <1>;
clock-frequency = <1000000000>;
+ clocks = <&cpg CPG_CORE R8A7792_CLK_Z>;
power-domains = <&sysc R8A7792_PD_CA15_CPU1>;
next-level-cache = <&L2_CA15>;
};