diff options
author | 2022-06-22 19:17:22 +0100 | |
---|---|---|
committer | 2022-07-05 09:15:52 +0200 | |
commit | 668d361c9d893be3cbd4f3650e1934a62b204def (patch) | |
tree | 7aa835f8fe6ccb0408d0a2b6337fa8f1a665a545 /net/lapb/lapb_timer.c | |
parent | dt-bindings: clock: Add R9A07G043 CPG Clock and Reset Definitions (diff) | |
download | linux-dev-668d361c9d893be3cbd4f3650e1934a62b204def.tar.xz linux-dev-668d361c9d893be3cbd4f3650e1934a62b204def.zip |
dt-bindings: clock: r9a07g043-cpg: Add Renesas RZ/Five CPG Clock and Reset Definitions
Renesas RZ/Five SoC has almost the same clock structure compared to the
Renesas RZ/G2UL SoC, re-use the r9a07g043-cpg.h header file and just
amend the RZ/Five CPG clock and reset definitions.
Signed-off-by: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com>
Acked-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Link: https://lore.kernel.org/r/20220622181723.13033-2-prabhakar.mahadev-lad.rj@bp.renesas.com
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
Diffstat (limited to 'net/lapb/lapb_timer.c')
0 files changed, 0 insertions, 0 deletions