aboutsummaryrefslogtreecommitdiffstats
path: root/tools/perf/scripts/python/export-to-postgresql.py
diff options
context:
space:
mode:
authorDinh Nguyen <dinguyen@kernel.org>2019-05-16 17:07:50 -0500
committerDinh Nguyen <dinguyen@kernel.org>2019-06-06 17:33:35 -0500
commitcca3731e026a6b540bf651c6f59d37bd4e4198a0 (patch)
tree8b362b345a44151016aa7689f1c0b843363a1d15 /tools/perf/scripts/python/export-to-postgresql.py
parentLinux 5.2-rc1 (diff)
downloadlinux-dev-cca3731e026a6b540bf651c6f59d37bd4e4198a0.tar.xz
linux-dev-cca3731e026a6b540bf651c6f59d37bd4e4198a0.zip
ARM: dts: socfpga: use the "altr,socfpga-stmmac-a10-s10" binding
Because of register and bits difference for setting PHY modes, PTP reference clock, and FPGA signalling, the Arria10 SoC needs to use the "altr,socfpga-stmmac-a10-s10" binding to set the correct modes. On Arria10, each EMAC has its own register for PHY modes, and they all have the same offset, thus we can use the 2nd parameter to specify the offsets for the FPGA signal bits. Signed-off-by: Dinh Nguyen <dinguyen@kernel.org>
Diffstat (limited to 'tools/perf/scripts/python/export-to-postgresql.py')
0 files changed, 0 insertions, 0 deletions