aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/clk/qcom/clk-pll.c (follow)
AgeCommit message (Expand)AuthorFilesLines
2019-06-05treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 282Thomas Gleixner1-9/+1
2016-11-01clk: qcom: Enable FSM mode for votable alpha PLLsRajendra Nayak1-28/+3
2015-08-24clk: qcom: Convert to clk_hw based provider APIsStephen Boyd1-6/+2
2015-07-28Merge branch 'clk-determine-rate-struct' into clk-nextStephen Boyd1-7/+11
2015-07-27clk: change clk_ops' ->determine_rate() prototypeBoris Brezillon1-7/+11
2015-07-07clk: qcom: Add support for SR2 PLLsGeorgi Djakov1-0/+75
2015-03-26clk: qcom: fix simple_return.cocci warningsFengguang Wu1-5/+1
2015-02-02clk: Add rate constraints to clocksTomeu Vizoso1-0/+1
2014-12-03clk: Change clk_ops->determine_rate to return a clk_hw as the best parentTomeu Vizoso1-1/+1
2014-09-22clk: qcom: Add support for setting rates on PLLsStephen Boyd1-1/+67
2014-07-15clk: qcom: pll: Add support for configuring SR PLLsStephen Boyd1-3/+12
2014-01-16clk: qcom: Add support for phase locked loops (PLLs)Stephen Boyd1-0/+222