aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/gpu/drm/tegra/sor.c (follow)
AgeCommit message (Expand)AuthorFilesLines
2017-08-21Merge tag 'drm/tegra/for-4.14-rc1' of git://anongit.freedesktop.org/tegra/linux into drm-nextDave Airlie1-3/+9
2017-08-17drm/tegra: sor: Trace register accessesThierry Reding1-1/+7
2017-08-17drm/tegra: sor: Use unsigned int for register offsetsThierry Reding1-2/+2
2017-08-08drm: Nuke drm_atomic_helper_connector_dpmsDaniel Vetter1-1/+0
2017-07-14drm: handle HDMI 2.0 VICs in AVI info-framesShashank Sharma1-1/+1
2016-11-07drm/tegra: sor: No need to free devm_ allocated memoryChristophe Jaillet1-2/+0
2016-07-16Merge tag 'drm/tegra/for-4.8-rc1' of git://anongit.freedesktop.org/tegra/linux into drm-nextDave Airlie1-231/+485
2016-07-14drm/tegra: sor: Reject HDMI 2.0 modesThierry Reding1-0/+4
2016-07-14drm/tegra: sor: Prepare for generic PM domain supportJon Hunter1-22/+35
2016-07-14drm/tegra: sor: Make XBAR configurable per SoCThierry Reding1-13/+28
2016-07-14drm/tegra: sor: Use sor1_src clock to set parent for HDMIThierry Reding1-1/+16
2016-07-14drm/tegra: sor: Implement sor1_brick clockThierry Reding1-0/+107
2016-07-04drm/tegra: sor: Implement runtime PMThierry Reding1-19/+58
2016-07-04drm/tegra: sor: Do not support deep color modesThierry Reding1-14/+86
2016-07-04drm/tegra: sor: Extract tegra_sor_mode_set()Thierry Reding1-133/+93
2016-07-01drm/tegra: sor: Split out tegra_sor_apply_config()Thierry Reding1-34/+43
2016-07-01drm/tegra: sor: Rename tegra_sor_calc_config()Thierry Reding1-7/+6
2016-07-01drm/tegra: sor: Factor out tegra_sor_set_parent_clock()Thierry Reding1-7/+28
2016-06-10drm: tegra: Rely on the default ->best_encoder() behaviorBoris Brezillon1-1/+0
2015-12-17Merge tag 'drm/tegra/for-4.5-rc1' of git://anongit.freedesktop.org/tegra/linux into drm-nextDave Airlie1-80/+65
2015-12-14drm/tegra: checking for IS_ERR() instead of NULLDan Carpenter1-3/+3
2015-12-14drm/tegra: sor: Remove unnecessary conditionalThierry Reding1-52/+41
2015-12-14drm/tegra: sor: Operate on struct drm_dp_aux *Thierry Reding1-32/+28
2015-12-11drm: Pass 'name' to drm_encoder_init()Ville Syrjälä1-1/+1
2015-11-09remove abs64()Andrew Morton1-2/+2
2015-08-13drm/tegra: sor: Add HDMI supportThierry Reding1-34/+960
2015-08-13drm/tegra: sor: Add Tegra210 eDP supportThierry Reding1-0/+1
2015-08-13drm/tegra: sor: Restore DPMSThierry Reding1-138/+82
2015-08-13drm/tegra: sor: Use DRM debugfs infrastructure for CRCThierry Reding1-37/+8
2015-08-13drm/tegra: sor: Write correct head state registersThierry Reding1-4/+6
2015-08-13drm/tegra: sor: Constify display modeThierry Reding1-1/+1
2015-08-13drm/tegra: sor: Reset the correct debugfs fieldsThierry Reding1-2/+2
2015-08-13drm/tegra: sor: Set minor after debugfs initializationThierry Reding1-0/+2
2015-08-13drm/tegra: sor: Provide error messages in probeThierry Reding1-6/+23
2015-08-13drm/tegra: sor: Rename registers for consistencyThierry Reding1-186/+185
2015-04-02drm/tegra: sor: Reset during initializationTomeu Vizoso1-0/+18
2015-04-02drm/tegra: sor: Dump registers via debugfsThierry Reding1-6/+165
2015-04-02drm/tegra: sor: Registers are 32-bitThierry Reding1-7/+6
2015-01-27drm/tegra: dc: Unify enabling the display controllerThierry Reding1-22/+3
2015-01-27drm/tegra: Remove unused ->mode_fixup() callbacksThierry Reding1-27/+0
2015-01-27drm/tegra: sor: Implement ->atomic_check()Thierry Reding1-0/+22
2015-01-27drm/tegra: Atomic conversion, phase 2Thierry Reding1-0/+2
2015-01-27drm/tegra: Atomic conversion, phase 1Thierry Reding1-0/+2
2015-01-27drm/tegra: Output cleanup functions cannot failThierry Reding1-5/+3
2015-01-27drm/tegra: Remove remnants of the output midlayerThierry Reding1-6/+6
2015-01-27drm/tegra: debugfs cleanup cannot failThierry Reding1-8/+3
2015-01-27drm/tegra: sor: DemidlayerThierry Reding1-350/+408
2015-01-27drm/tegra: Stop CRTC at CRTC disable timeThierry Reding1-4/+0
2015-01-27drm/tegra: Use tegra_commit_dc() in output driversThierry Reding1-4/+2
2014-08-08Merge tag 'cleanup-for-3.17' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-socLinus Torvalds1-1/+2