aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/gpu/drm/amd/include/asic_reg/dpcs/dpcs_2_0_0_offset.h
blob: 36ae5b7fe88e61bf619084fd55b6effb711f099c (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
/*
 * Copyright (C) 2019  Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included
 * in all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 */
#ifndef _dpcs_2_0_0_OFFSET_HEADER
#define _dpcs_2_0_0_OFFSET_HEADER



// addressBlock: dpcssys_dpcs0_dpcstx0_dispdec
// base address: 0x0
#define mmDPCSTX0_DPCSTX_TX_CLOCK_CNTL                                                                 0x2928
#define mmDPCSTX0_DPCSTX_TX_CLOCK_CNTL_BASE_IDX                                                        2
#define mmDPCSTX0_DPCSTX_TX_CNTL                                                                       0x2929
#define mmDPCSTX0_DPCSTX_TX_CNTL_BASE_IDX                                                              2
#define mmDPCSTX0_DPCSTX_CBUS_CNTL                                                                     0x292a
#define mmDPCSTX0_DPCSTX_CBUS_CNTL_BASE_IDX                                                            2
#define mmDPCSTX0_DPCSTX_INTERRUPT_CNTL                                                                0x292b
#define mmDPCSTX0_DPCSTX_INTERRUPT_CNTL_BASE_IDX                                                       2
#define mmDPCSTX0_DPCSTX_PLL_UPDATE_ADDR                                                               0x292c
#define mmDPCSTX0_DPCSTX_PLL_UPDATE_ADDR_BASE_IDX                                                      2
#define mmDPCSTX0_DPCSTX_PLL_UPDATE_DATA                                                               0x292d
#define mmDPCSTX0_DPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                      2
#define mmDPCSTX0_DPCSTX_DEBUG_CONFIG                                                                  0x292e
#define mmDPCSTX0_DPCSTX_DEBUG_CONFIG_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_rdpcstx0_dispdec
// base address: 0x0
#define mmRDPCSTX0_RDPCSTX_CNTL                                                                        0x2930
#define mmRDPCSTX0_RDPCSTX_CNTL_BASE_IDX                                                               2
#define mmRDPCSTX0_RDPCSTX_CLOCK_CNTL                                                                  0x2931
#define mmRDPCSTX0_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX0_RDPCSTX_INTERRUPT_CONTROL                                                           0x2932
#define mmRDPCSTX0_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
#define mmRDPCSTX0_RDPCSTX_PLL_UPDATE_DATA                                                             0x2933
#define mmRDPCSTX0_RDPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                    2
#define mmRDPCSTX0_RDPCS_TX_CR_ADDR                                                                    0x2934
#define mmRDPCSTX0_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
#define mmRDPCSTX0_RDPCS_TX_CR_DATA                                                                    0x2935
#define mmRDPCSTX0_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
#define mmRDPCSTX0_RDPCS_TX_SRAM_CNTL                                                                  0x2936
#define mmRDPCSTX0_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX0_RDPCSTX_MEM_POWER_CTRL                                                              0x2937
#define mmRDPCSTX0_RDPCSTX_MEM_POWER_CTRL_BASE_IDX                                                     2
#define mmRDPCSTX0_RDPCSTX_MEM_POWER_CTRL2                                                             0x2938
#define mmRDPCSTX0_RDPCSTX_MEM_POWER_CTRL2_BASE_IDX                                                    2
#define mmRDPCSTX0_RDPCSTX_SCRATCH                                                                     0x2939
#define mmRDPCSTX0_RDPCSTX_SCRATCH_BASE_IDX                                                            2
#define mmRDPCSTX0_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x293c
#define mmRDPCSTX0_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
#define mmRDPCSTX0_RDPCSTX_DEBUG_CONFIG                                                                0x293d
#define mmRDPCSTX0_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL0                                                                   0x2940
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL1                                                                   0x2941
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL2                                                                   0x2942
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL3                                                                   0x2943
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL4                                                                   0x2944
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL5                                                                   0x2945
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL6                                                                   0x2946
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL7                                                                   0x2947
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL8                                                                   0x2948
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL9                                                                   0x2949
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL10                                                                  0x294a
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL11                                                                  0x294b
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL12                                                                  0x294c
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL13                                                                  0x294d
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL14                                                                  0x294e
#define mmRDPCSTX0_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
#define mmRDPCSTX0_RDPCSTX_PHY_FUSE0                                                                   0x294f
#define mmRDPCSTX0_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_FUSE1                                                                   0x2950
#define mmRDPCSTX0_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_FUSE2                                                                   0x2951
#define mmRDPCSTX0_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_FUSE3                                                                   0x2952
#define mmRDPCSTX0_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
#define mmRDPCSTX0_RDPCSTX_PHY_RX_LD_VAL                                                               0x2953
#define mmRDPCSTX0_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
#define mmRDPCSTX0_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2954
#define mmRDPCSTX0_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
#define mmRDPCSTX0_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2955
#define mmRDPCSTX0_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
#define mmRDPCSTX0_RDPCSTX_DPALT_CONTROL_REG                                                           0x2956
#define mmRDPCSTX0_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2


// addressBlock: dpcssys_dpcssys_cr0_dispdec
// base address: 0x0
#define mmDPCSSYS_CR0_DPCSSYS_CR_ADDR                                                                  0x2934
#define mmDPCSSYS_CR0_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
#define mmDPCSSYS_CR0_DPCSSYS_CR_DATA                                                                  0x2935
#define mmDPCSSYS_CR0_DPCSSYS_CR_DATA_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_dpcstx1_dispdec
// base address: 0x360
#define mmDPCSTX1_DPCSTX_TX_CLOCK_CNTL                                                                 0x2a00
#define mmDPCSTX1_DPCSTX_TX_CLOCK_CNTL_BASE_IDX                                                        2
#define mmDPCSTX1_DPCSTX_TX_CNTL                                                                       0x2a01
#define mmDPCSTX1_DPCSTX_TX_CNTL_BASE_IDX                                                              2
#define mmDPCSTX1_DPCSTX_CBUS_CNTL                                                                     0x2a02
#define mmDPCSTX1_DPCSTX_CBUS_CNTL_BASE_IDX                                                            2
#define mmDPCSTX1_DPCSTX_INTERRUPT_CNTL                                                                0x2a03
#define mmDPCSTX1_DPCSTX_INTERRUPT_CNTL_BASE_IDX                                                       2
#define mmDPCSTX1_DPCSTX_PLL_UPDATE_ADDR                                                               0x2a04
#define mmDPCSTX1_DPCSTX_PLL_UPDATE_ADDR_BASE_IDX                                                      2
#define mmDPCSTX1_DPCSTX_PLL_UPDATE_DATA                                                               0x2a05
#define mmDPCSTX1_DPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                      2
#define mmDPCSTX1_DPCSTX_DEBUG_CONFIG                                                                  0x2a06
#define mmDPCSTX1_DPCSTX_DEBUG_CONFIG_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_rdpcstx1_dispdec
// base address: 0x360
#define mmRDPCSTX1_RDPCSTX_CNTL                                                                        0x2a08
#define mmRDPCSTX1_RDPCSTX_CNTL_BASE_IDX                                                               2
#define mmRDPCSTX1_RDPCSTX_CLOCK_CNTL                                                                  0x2a09
#define mmRDPCSTX1_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX1_RDPCSTX_INTERRUPT_CONTROL                                                           0x2a0a
#define mmRDPCSTX1_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
#define mmRDPCSTX1_RDPCSTX_PLL_UPDATE_DATA                                                             0x2a0b
#define mmRDPCSTX1_RDPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                    2
#define mmRDPCSTX1_RDPCS_TX_CR_ADDR                                                                    0x2a0c
#define mmRDPCSTX1_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
#define mmRDPCSTX1_RDPCS_TX_CR_DATA                                                                    0x2a0d
#define mmRDPCSTX1_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
#define mmRDPCSTX1_RDPCS_TX_SRAM_CNTL                                                                  0x2a0e
#define mmRDPCSTX1_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX1_RDPCSTX_MEM_POWER_CTRL                                                              0x2a0f
#define mmRDPCSTX1_RDPCSTX_MEM_POWER_CTRL_BASE_IDX                                                     2
#define mmRDPCSTX1_RDPCSTX_MEM_POWER_CTRL2                                                             0x2a10
#define mmRDPCSTX1_RDPCSTX_MEM_POWER_CTRL2_BASE_IDX                                                    2
#define mmRDPCSTX1_RDPCSTX_SCRATCH                                                                     0x2a11
#define mmRDPCSTX1_RDPCSTX_SCRATCH_BASE_IDX                                                            2
#define mmRDPCSTX1_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x2a14
#define mmRDPCSTX1_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
#define mmRDPCSTX1_RDPCSTX_DEBUG_CONFIG                                                                0x2a15
#define mmRDPCSTX1_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL0                                                                   0x2a18
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL1                                                                   0x2a19
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL2                                                                   0x2a1a
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL3                                                                   0x2a1b
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL4                                                                   0x2a1c
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL5                                                                   0x2a1d
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL6                                                                   0x2a1e
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL7                                                                   0x2a1f
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL8                                                                   0x2a20
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL9                                                                   0x2a21
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL10                                                                  0x2a22
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL11                                                                  0x2a23
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL12                                                                  0x2a24
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL13                                                                  0x2a25
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL14                                                                  0x2a26
#define mmRDPCSTX1_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
#define mmRDPCSTX1_RDPCSTX_PHY_FUSE0                                                                   0x2a27
#define mmRDPCSTX1_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_FUSE1                                                                   0x2a28
#define mmRDPCSTX1_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_FUSE2                                                                   0x2a29
#define mmRDPCSTX1_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_FUSE3                                                                   0x2a2a
#define mmRDPCSTX1_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
#define mmRDPCSTX1_RDPCSTX_PHY_RX_LD_VAL                                                               0x2a2b
#define mmRDPCSTX1_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
#define mmRDPCSTX1_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2a2c
#define mmRDPCSTX1_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
#define mmRDPCSTX1_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2a2d
#define mmRDPCSTX1_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
#define mmRDPCSTX1_RDPCSTX_DPALT_CONTROL_REG                                                           0x2a2e
#define mmRDPCSTX1_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2


// addressBlock: dpcssys_dpcssys_cr1_dispdec
// base address: 0x360
#define mmDPCSSYS_CR1_DPCSSYS_CR_ADDR                                                                  0x2a0c
#define mmDPCSSYS_CR1_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
#define mmDPCSSYS_CR1_DPCSSYS_CR_DATA                                                                  0x2a0d
#define mmDPCSSYS_CR1_DPCSSYS_CR_DATA_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_dpcstx2_dispdec
// base address: 0x6c0
#define mmDPCSTX2_DPCSTX_TX_CLOCK_CNTL                                                                 0x2ad8
#define mmDPCSTX2_DPCSTX_TX_CLOCK_CNTL_BASE_IDX                                                        2
#define mmDPCSTX2_DPCSTX_TX_CNTL                                                                       0x2ad9
#define mmDPCSTX2_DPCSTX_TX_CNTL_BASE_IDX                                                              2
#define mmDPCSTX2_DPCSTX_CBUS_CNTL                                                                     0x2ada
#define mmDPCSTX2_DPCSTX_CBUS_CNTL_BASE_IDX                                                            2
#define mmDPCSTX2_DPCSTX_INTERRUPT_CNTL                                                                0x2adb
#define mmDPCSTX2_DPCSTX_INTERRUPT_CNTL_BASE_IDX                                                       2
#define mmDPCSTX2_DPCSTX_PLL_UPDATE_ADDR                                                               0x2adc
#define mmDPCSTX2_DPCSTX_PLL_UPDATE_ADDR_BASE_IDX                                                      2
#define mmDPCSTX2_DPCSTX_PLL_UPDATE_DATA                                                               0x2add
#define mmDPCSTX2_DPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                      2
#define mmDPCSTX2_DPCSTX_DEBUG_CONFIG                                                                  0x2ade
#define mmDPCSTX2_DPCSTX_DEBUG_CONFIG_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_rdpcstx2_dispdec
// base address: 0x6c0
#define mmRDPCSTX2_RDPCSTX_CNTL                                                                        0x2ae0
#define mmRDPCSTX2_RDPCSTX_CNTL_BASE_IDX                                                               2
#define mmRDPCSTX2_RDPCSTX_CLOCK_CNTL                                                                  0x2ae1
#define mmRDPCSTX2_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX2_RDPCSTX_INTERRUPT_CONTROL                                                           0x2ae2
#define mmRDPCSTX2_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
#define mmRDPCSTX2_RDPCSTX_PLL_UPDATE_DATA                                                             0x2ae3
#define mmRDPCSTX2_RDPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                    2
#define mmRDPCSTX2_RDPCS_TX_CR_ADDR                                                                    0x2ae4
#define mmRDPCSTX2_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
#define mmRDPCSTX2_RDPCS_TX_CR_DATA                                                                    0x2ae5
#define mmRDPCSTX2_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
#define mmRDPCSTX2_RDPCS_TX_SRAM_CNTL                                                                  0x2ae6
#define mmRDPCSTX2_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX2_RDPCSTX_MEM_POWER_CTRL                                                              0x2ae7
#define mmRDPCSTX2_RDPCSTX_MEM_POWER_CTRL_BASE_IDX                                                     2
#define mmRDPCSTX2_RDPCSTX_MEM_POWER_CTRL2                                                             0x2ae8
#define mmRDPCSTX2_RDPCSTX_MEM_POWER_CTRL2_BASE_IDX                                                    2
#define mmRDPCSTX2_RDPCSTX_SCRATCH                                                                     0x2ae9
#define mmRDPCSTX2_RDPCSTX_SCRATCH_BASE_IDX                                                            2
#define mmRDPCSTX2_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x2aec
#define mmRDPCSTX2_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
#define mmRDPCSTX2_RDPCSTX_DEBUG_CONFIG                                                                0x2aed
#define mmRDPCSTX2_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL0                                                                   0x2af0
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL1                                                                   0x2af1
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL2                                                                   0x2af2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL3                                                                   0x2af3
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL4                                                                   0x2af4
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL5                                                                   0x2af5
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL6                                                                   0x2af6
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL7                                                                   0x2af7
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL8                                                                   0x2af8
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL9                                                                   0x2af9
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL10                                                                  0x2afa
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL11                                                                  0x2afb
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL12                                                                  0x2afc
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL13                                                                  0x2afd
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL14                                                                  0x2afe
#define mmRDPCSTX2_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
#define mmRDPCSTX2_RDPCSTX_PHY_FUSE0                                                                   0x2aff
#define mmRDPCSTX2_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_FUSE1                                                                   0x2b00
#define mmRDPCSTX2_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_FUSE2                                                                   0x2b01
#define mmRDPCSTX2_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_FUSE3                                                                   0x2b02
#define mmRDPCSTX2_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
#define mmRDPCSTX2_RDPCSTX_PHY_RX_LD_VAL                                                               0x2b03
#define mmRDPCSTX2_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
#define mmRDPCSTX2_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2b04
#define mmRDPCSTX2_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
#define mmRDPCSTX2_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2b05
#define mmRDPCSTX2_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
#define mmRDPCSTX2_RDPCSTX_DPALT_CONTROL_REG                                                           0x2b06
#define mmRDPCSTX2_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2


// addressBlock: dpcssys_dpcssys_cr2_dispdec
// base address: 0x6c0
#define mmDPCSSYS_CR2_DPCSSYS_CR_ADDR                                                                  0x2ae4
#define mmDPCSSYS_CR2_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
#define mmDPCSSYS_CR2_DPCSSYS_CR_DATA                                                                  0x2ae5
#define mmDPCSSYS_CR2_DPCSSYS_CR_DATA_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_dpcstx3_dispdec
// base address: 0xa20
#define mmDPCSTX3_DPCSTX_TX_CLOCK_CNTL                                                                 0x2bb0
#define mmDPCSTX3_DPCSTX_TX_CLOCK_CNTL_BASE_IDX                                                        2
#define mmDPCSTX3_DPCSTX_TX_CNTL                                                                       0x2bb1
#define mmDPCSTX3_DPCSTX_TX_CNTL_BASE_IDX                                                              2
#define mmDPCSTX3_DPCSTX_CBUS_CNTL                                                                     0x2bb2
#define mmDPCSTX3_DPCSTX_CBUS_CNTL_BASE_IDX                                                            2
#define mmDPCSTX3_DPCSTX_INTERRUPT_CNTL                                                                0x2bb3
#define mmDPCSTX3_DPCSTX_INTERRUPT_CNTL_BASE_IDX                                                       2
#define mmDPCSTX3_DPCSTX_PLL_UPDATE_ADDR                                                               0x2bb4
#define mmDPCSTX3_DPCSTX_PLL_UPDATE_ADDR_BASE_IDX                                                      2
#define mmDPCSTX3_DPCSTX_PLL_UPDATE_DATA                                                               0x2bb5
#define mmDPCSTX3_DPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                      2
#define mmDPCSTX3_DPCSTX_DEBUG_CONFIG                                                                  0x2bb6
#define mmDPCSTX3_DPCSTX_DEBUG_CONFIG_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_rdpcstx3_dispdec
// base address: 0xa20
#define mmRDPCSTX3_RDPCSTX_CNTL                                                                        0x2bb8
#define mmRDPCSTX3_RDPCSTX_CNTL_BASE_IDX                                                               2
#define mmRDPCSTX3_RDPCSTX_CLOCK_CNTL                                                                  0x2bb9
#define mmRDPCSTX3_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX3_RDPCSTX_INTERRUPT_CONTROL                                                           0x2bba
#define mmRDPCSTX3_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
#define mmRDPCSTX3_RDPCSTX_PLL_UPDATE_DATA                                                             0x2bbb
#define mmRDPCSTX3_RDPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                    2
#define mmRDPCSTX3_RDPCS_TX_CR_ADDR                                                                    0x2bbc
#define mmRDPCSTX3_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
#define mmRDPCSTX3_RDPCS_TX_CR_DATA                                                                    0x2bbd
#define mmRDPCSTX3_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
#define mmRDPCSTX3_RDPCS_TX_SRAM_CNTL                                                                  0x2bbe
#define mmRDPCSTX3_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX3_RDPCSTX_MEM_POWER_CTRL                                                              0x2bbf
#define mmRDPCSTX3_RDPCSTX_MEM_POWER_CTRL_BASE_IDX                                                     2
#define mmRDPCSTX3_RDPCSTX_MEM_POWER_CTRL2                                                             0x2bc0
#define mmRDPCSTX3_RDPCSTX_MEM_POWER_CTRL2_BASE_IDX                                                    2
#define mmRDPCSTX3_RDPCSTX_SCRATCH                                                                     0x2bc1
#define mmRDPCSTX3_RDPCSTX_SCRATCH_BASE_IDX                                                            2
#define mmRDPCSTX3_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x2bc4
#define mmRDPCSTX3_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
#define mmRDPCSTX3_RDPCSTX_DEBUG_CONFIG                                                                0x2bc5
#define mmRDPCSTX3_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL0                                                                   0x2bc8
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL1                                                                   0x2bc9
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL2                                                                   0x2bca
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL3                                                                   0x2bcb
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL4                                                                   0x2bcc
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL5                                                                   0x2bcd
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL6                                                                   0x2bce
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL7                                                                   0x2bcf
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL8                                                                   0x2bd0
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL9                                                                   0x2bd1
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL10                                                                  0x2bd2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL11                                                                  0x2bd3
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL12                                                                  0x2bd4
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL13                                                                  0x2bd5
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL14                                                                  0x2bd6
#define mmRDPCSTX3_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
#define mmRDPCSTX3_RDPCSTX_PHY_FUSE0                                                                   0x2bd7
#define mmRDPCSTX3_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_FUSE1                                                                   0x2bd8
#define mmRDPCSTX3_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_FUSE2                                                                   0x2bd9
#define mmRDPCSTX3_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_FUSE3                                                                   0x2bda
#define mmRDPCSTX3_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
#define mmRDPCSTX3_RDPCSTX_PHY_RX_LD_VAL                                                               0x2bdb
#define mmRDPCSTX3_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
#define mmRDPCSTX3_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2bdc
#define mmRDPCSTX3_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
#define mmRDPCSTX3_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2bdd
#define mmRDPCSTX3_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
#define mmRDPCSTX3_RDPCSTX_DPALT_CONTROL_REG                                                           0x2bde
#define mmRDPCSTX3_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2


// addressBlock: dpcssys_dpcssys_cr3_dispdec
// base address: 0xa20
#define mmDPCSSYS_CR3_DPCSSYS_CR_ADDR                                                                  0x2bbc
#define mmDPCSSYS_CR3_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
#define mmDPCSSYS_CR3_DPCSSYS_CR_DATA                                                                  0x2bbd
#define mmDPCSSYS_CR3_DPCSSYS_CR_DATA_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_dpcsrx_dispdec
// base address: 0x0
#define mmDPCSRX_PHY_CNTL                                                                              0x2c76
#define mmDPCSRX_PHY_CNTL_BASE_IDX                                                                     2
#define mmDPCSRX_RX_CLOCK_CNTL                                                                         0x2c78
#define mmDPCSRX_RX_CLOCK_CNTL_BASE_IDX                                                                2
#define mmDPCSRX_RX_CNTL                                                                               0x2c7a
#define mmDPCSRX_RX_CNTL_BASE_IDX                                                                      2
#define mmDPCSRX_CBUS_CNTL                                                                             0x2c7b
#define mmDPCSRX_CBUS_CNTL_BASE_IDX                                                                    2
#define mmDPCSRX_REG_ERROR_STATUS                                                                      0x2c7c
#define mmDPCSRX_REG_ERROR_STATUS_BASE_IDX                                                             2
#define mmDPCSRX_RX_ERROR_STATUS                                                                       0x2c7d
#define mmDPCSRX_RX_ERROR_STATUS_BASE_IDX                                                              2
#define mmDPCSRX_INDEX_MODE_ADDR                                                                       0x2c80
#define mmDPCSRX_INDEX_MODE_ADDR_BASE_IDX                                                              2
#define mmDPCSRX_INDEX_MODE_DATA                                                                       0x2c81
#define mmDPCSRX_INDEX_MODE_DATA_BASE_IDX                                                              2
#define mmDPCSRX_DEBUG_CONFIG                                                                          0x2c82
#define mmDPCSRX_DEBUG_CONFIG_BASE_IDX                                                                 2


// addressBlock: dpcssys_dpcs0_dpcstx4_dispdec
// base address: 0xd80
#define mmDPCSTX4_DPCSTX_TX_CLOCK_CNTL                                                                 0x2c88
#define mmDPCSTX4_DPCSTX_TX_CLOCK_CNTL_BASE_IDX                                                        2
#define mmDPCSTX4_DPCSTX_TX_CNTL                                                                       0x2c89
#define mmDPCSTX4_DPCSTX_TX_CNTL_BASE_IDX                                                              2
#define mmDPCSTX4_DPCSTX_CBUS_CNTL                                                                     0x2c8a
#define mmDPCSTX4_DPCSTX_CBUS_CNTL_BASE_IDX                                                            2
#define mmDPCSTX4_DPCSTX_INTERRUPT_CNTL                                                                0x2c8b
#define mmDPCSTX4_DPCSTX_INTERRUPT_CNTL_BASE_IDX                                                       2
#define mmDPCSTX4_DPCSTX_PLL_UPDATE_ADDR                                                               0x2c8c
#define mmDPCSTX4_DPCSTX_PLL_UPDATE_ADDR_BASE_IDX                                                      2
#define mmDPCSTX4_DPCSTX_PLL_UPDATE_DATA                                                               0x2c8d
#define mmDPCSTX4_DPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                      2
#define mmDPCSTX4_DPCSTX_DEBUG_CONFIG                                                                  0x2c8e
#define mmDPCSTX4_DPCSTX_DEBUG_CONFIG_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_rdpcstx4_dispdec
// base address: 0xd80
#define mmRDPCSTX4_RDPCSTX_CNTL                                                                        0x2c90
#define mmRDPCSTX4_RDPCSTX_CNTL_BASE_IDX                                                               2
#define mmRDPCSTX4_RDPCSTX_CLOCK_CNTL                                                                  0x2c91
#define mmRDPCSTX4_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX4_RDPCSTX_INTERRUPT_CONTROL                                                           0x2c92
#define mmRDPCSTX4_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
#define mmRDPCSTX4_RDPCSTX_PLL_UPDATE_DATA                                                             0x2c93
#define mmRDPCSTX4_RDPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                    2
#define mmRDPCSTX4_RDPCS_TX_CR_ADDR                                                                    0x2c94
#define mmRDPCSTX4_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
#define mmRDPCSTX4_RDPCS_TX_CR_DATA                                                                    0x2c95
#define mmRDPCSTX4_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
#define mmRDPCSTX4_RDPCS_TX_SRAM_CNTL                                                                  0x2c96
#define mmRDPCSTX4_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX4_RDPCSTX_MEM_POWER_CTRL                                                              0x2c97
#define mmRDPCSTX4_RDPCSTX_MEM_POWER_CTRL_BASE_IDX                                                     2
#define mmRDPCSTX4_RDPCSTX_MEM_POWER_CTRL2                                                             0x2c98
#define mmRDPCSTX4_RDPCSTX_MEM_POWER_CTRL2_BASE_IDX                                                    2
#define mmRDPCSTX4_RDPCSTX_SCRATCH                                                                     0x2c99
#define mmRDPCSTX4_RDPCSTX_SCRATCH_BASE_IDX                                                            2
#define mmRDPCSTX4_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x2c9c
#define mmRDPCSTX4_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
#define mmRDPCSTX4_RDPCSTX_DEBUG_CONFIG                                                                0x2c9d
#define mmRDPCSTX4_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL0                                                                   0x2ca0
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL1                                                                   0x2ca1
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL2                                                                   0x2ca2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL3                                                                   0x2ca3
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL4                                                                   0x2ca4
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL5                                                                   0x2ca5
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL6                                                                   0x2ca6
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL7                                                                   0x2ca7
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL8                                                                   0x2ca8
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL9                                                                   0x2ca9
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL10                                                                  0x2caa
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL11                                                                  0x2cab
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL12                                                                  0x2cac
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL13                                                                  0x2cad
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL14                                                                  0x2cae
#define mmRDPCSTX4_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
#define mmRDPCSTX4_RDPCSTX_PHY_FUSE0                                                                   0x2caf
#define mmRDPCSTX4_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_FUSE1                                                                   0x2cb0
#define mmRDPCSTX4_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_FUSE2                                                                   0x2cb1
#define mmRDPCSTX4_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_FUSE3                                                                   0x2cb2
#define mmRDPCSTX4_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
#define mmRDPCSTX4_RDPCSTX_PHY_RX_LD_VAL                                                               0x2cb3
#define mmRDPCSTX4_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
#define mmRDPCSTX4_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2cb4
#define mmRDPCSTX4_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
#define mmRDPCSTX4_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2cb5
#define mmRDPCSTX4_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
#define mmRDPCSTX4_RDPCSTX_DPALT_CONTROL_REG                                                           0x2cb6
#define mmRDPCSTX4_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2


// addressBlock: dpcssys_dpcssys_cr4_dispdec
// base address: 0xd80
#define mmDPCSSYS_CR4_DPCSSYS_CR_ADDR                                                                  0x2c94
#define mmDPCSSYS_CR4_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
#define mmDPCSSYS_CR4_DPCSSYS_CR_DATA                                                                  0x2c95
#define mmDPCSSYS_CR4_DPCSSYS_CR_DATA_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_dpcstx5_dispdec
// base address: 0x10e0
#define mmDPCSTX5_DPCSTX_TX_CLOCK_CNTL                                                                 0x2d60
#define mmDPCSTX5_DPCSTX_TX_CLOCK_CNTL_BASE_IDX                                                        2
#define mmDPCSTX5_DPCSTX_TX_CNTL                                                                       0x2d61
#define mmDPCSTX5_DPCSTX_TX_CNTL_BASE_IDX                                                              2
#define mmDPCSTX5_DPCSTX_CBUS_CNTL                                                                     0x2d62
#define mmDPCSTX5_DPCSTX_CBUS_CNTL_BASE_IDX                                                            2
#define mmDPCSTX5_DPCSTX_INTERRUPT_CNTL                                                                0x2d63
#define mmDPCSTX5_DPCSTX_INTERRUPT_CNTL_BASE_IDX                                                       2
#define mmDPCSTX5_DPCSTX_PLL_UPDATE_ADDR                                                               0x2d64
#define mmDPCSTX5_DPCSTX_PLL_UPDATE_ADDR_BASE_IDX                                                      2
#define mmDPCSTX5_DPCSTX_PLL_UPDATE_DATA                                                               0x2d65
#define mmDPCSTX5_DPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                      2
#define mmDPCSTX5_DPCSTX_DEBUG_CONFIG                                                                  0x2d66
#define mmDPCSTX5_DPCSTX_DEBUG_CONFIG_BASE_IDX                                                         2


// addressBlock: dpcssys_dpcs0_rdpcstx5_dispdec
// base address: 0x10e0
#define mmRDPCSTX5_RDPCSTX_CNTL                                                                        0x2d68
#define mmRDPCSTX5_RDPCSTX_CNTL_BASE_IDX                                                               2
#define mmRDPCSTX5_RDPCSTX_CLOCK_CNTL                                                                  0x2d69
#define mmRDPCSTX5_RDPCSTX_CLOCK_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX5_RDPCSTX_INTERRUPT_CONTROL                                                           0x2d6a
#define mmRDPCSTX5_RDPCSTX_INTERRUPT_CONTROL_BASE_IDX                                                  2
#define mmRDPCSTX5_RDPCSTX_PLL_UPDATE_DATA                                                             0x2d6b
#define mmRDPCSTX5_RDPCSTX_PLL_UPDATE_DATA_BASE_IDX                                                    2
#define mmRDPCSTX5_RDPCS_TX_CR_ADDR                                                                    0x2d6c
#define mmRDPCSTX5_RDPCS_TX_CR_ADDR_BASE_IDX                                                           2
#define mmRDPCSTX5_RDPCS_TX_CR_DATA                                                                    0x2d6d
#define mmRDPCSTX5_RDPCS_TX_CR_DATA_BASE_IDX                                                           2
#define mmRDPCSTX5_RDPCS_TX_SRAM_CNTL                                                                  0x2d6e
#define mmRDPCSTX5_RDPCS_TX_SRAM_CNTL_BASE_IDX                                                         2
#define mmRDPCSTX5_RDPCSTX_MEM_POWER_CTRL                                                              0x2d6f
#define mmRDPCSTX5_RDPCSTX_MEM_POWER_CTRL_BASE_IDX                                                     2
#define mmRDPCSTX5_RDPCSTX_MEM_POWER_CTRL2                                                             0x2d70
#define mmRDPCSTX5_RDPCSTX_MEM_POWER_CTRL2_BASE_IDX                                                    2
#define mmRDPCSTX5_RDPCSTX_SCRATCH                                                                     0x2d71
#define mmRDPCSTX5_RDPCSTX_SCRATCH_BASE_IDX                                                            2
#define mmRDPCSTX5_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG                                                    0x2d74
#define mmRDPCSTX5_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG_BASE_IDX                                           2
#define mmRDPCSTX5_RDPCSTX_DEBUG_CONFIG                                                                0x2d75
#define mmRDPCSTX5_RDPCSTX_DEBUG_CONFIG_BASE_IDX                                                       2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL0                                                                   0x2d78
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL0_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL1                                                                   0x2d79
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL1_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL2                                                                   0x2d7a
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL2_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL3                                                                   0x2d7b
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL3_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL4                                                                   0x2d7c
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL4_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL5                                                                   0x2d7d
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL5_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL6                                                                   0x2d7e
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL6_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL7                                                                   0x2d7f
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL7_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL8                                                                   0x2d80
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL8_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL9                                                                   0x2d81
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL9_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL10                                                                  0x2d82
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL10_BASE_IDX                                                         2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL11                                                                  0x2d83
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL11_BASE_IDX                                                         2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL12                                                                  0x2d84
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL12_BASE_IDX                                                         2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL13                                                                  0x2d85
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL13_BASE_IDX                                                         2
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL14                                                                  0x2d86
#define mmRDPCSTX5_RDPCSTX_PHY_CNTL14_BASE_IDX                                                         2
#define mmRDPCSTX5_RDPCSTX_PHY_FUSE0                                                                   0x2d87
#define mmRDPCSTX5_RDPCSTX_PHY_FUSE0_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_FUSE1                                                                   0x2d88
#define mmRDPCSTX5_RDPCSTX_PHY_FUSE1_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_FUSE2                                                                   0x2d89
#define mmRDPCSTX5_RDPCSTX_PHY_FUSE2_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_FUSE3                                                                   0x2d8a
#define mmRDPCSTX5_RDPCSTX_PHY_FUSE3_BASE_IDX                                                          2
#define mmRDPCSTX5_RDPCSTX_PHY_RX_LD_VAL                                                               0x2d8b
#define mmRDPCSTX5_RDPCSTX_PHY_RX_LD_VAL_BASE_IDX                                                      2
#define mmRDPCSTX5_RDPCSTX_DMCU_DPALT_PHY_CNTL3                                                        0x2d8c
#define mmRDPCSTX5_RDPCSTX_DMCU_DPALT_PHY_CNTL3_BASE_IDX                                               2
#define mmRDPCSTX5_RDPCSTX_DMCU_DPALT_PHY_CNTL6                                                        0x2d8d
#define mmRDPCSTX5_RDPCSTX_DMCU_DPALT_PHY_CNTL6_BASE_IDX                                               2
#define mmRDPCSTX5_RDPCSTX_DPALT_CONTROL_REG                                                           0x2d8e
#define mmRDPCSTX5_RDPCSTX_DPALT_CONTROL_REG_BASE_IDX                                                  2


// addressBlock: dpcssys_dpcssys_cr5_dispdec
// base address: 0x10e0
#define mmDPCSSYS_CR5_DPCSSYS_CR_ADDR                                                                  0x2d6c
#define mmDPCSSYS_CR5_DPCSSYS_CR_ADDR_BASE_IDX                                                         2
#define mmDPCSSYS_CR5_DPCSSYS_CR_DATA                                                                  0x2d6d
#define mmDPCSSYS_CR5_DPCSSYS_CR_DATA_BASE_IDX                                                         2

#endif