aboutsummaryrefslogtreecommitdiffstats
path: root/drivers/gpu/drm/amd/include/asic_reg/sdma1/sdma1_4_0_sh_mask.h
blob: 99849e0dde5ea0fc42c6d48ac54fda70b1719f1a (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
/*
 * Copyright (C) 2017  Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included
 * in all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 */
#ifndef _sdma1_4_0_SH_MASK_HEADER
#define _sdma1_4_0_SH_MASK_HEADER


// addressBlock: sdma1_sdma1dec
//SDMA1_UCODE_ADDR
#define SDMA1_UCODE_ADDR__VALUE__SHIFT	0x0
#define SDMA1_UCODE_ADDR__VALUE_MASK	0x00001FFFL
//SDMA1_UCODE_DATA
#define SDMA1_UCODE_DATA__VALUE__SHIFT	0x0
#define SDMA1_UCODE_DATA__VALUE_MASK	0xFFFFFFFFL
//SDMA1_VM_CNTL
#define SDMA1_VM_CNTL__CMD__SHIFT	0x0
#define SDMA1_VM_CNTL__CMD_MASK	0x0000000FL
//SDMA1_VM_CTX_LO
#define SDMA1_VM_CTX_LO__ADDR__SHIFT	0x2
#define SDMA1_VM_CTX_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_VM_CTX_HI
#define SDMA1_VM_CTX_HI__ADDR__SHIFT	0x0
#define SDMA1_VM_CTX_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_ACTIVE_FCN_ID
#define SDMA1_ACTIVE_FCN_ID__VFID__SHIFT	0x0
#define SDMA1_ACTIVE_FCN_ID__RESERVED__SHIFT	0x4
#define SDMA1_ACTIVE_FCN_ID__VF__SHIFT	0x1f
#define SDMA1_ACTIVE_FCN_ID__VFID_MASK	0x0000000FL
#define SDMA1_ACTIVE_FCN_ID__RESERVED_MASK	0x7FFFFFF0L
#define SDMA1_ACTIVE_FCN_ID__VF_MASK	0x80000000L
//SDMA1_VM_CTX_CNTL
#define SDMA1_VM_CTX_CNTL__PRIV__SHIFT	0x0
#define SDMA1_VM_CTX_CNTL__VMID__SHIFT	0x4
#define SDMA1_VM_CTX_CNTL__PRIV_MASK	0x00000001L
#define SDMA1_VM_CTX_CNTL__VMID_MASK	0x000000F0L
//SDMA1_VIRT_RESET_REQ
#define SDMA1_VIRT_RESET_REQ__VF__SHIFT	0x0
#define SDMA1_VIRT_RESET_REQ__PF__SHIFT	0x1f
#define SDMA1_VIRT_RESET_REQ__VF_MASK	0x0000FFFFL
#define SDMA1_VIRT_RESET_REQ__PF_MASK	0x80000000L
//SDMA1_VF_ENABLE
#define SDMA1_VF_ENABLE__VF_ENABLE__SHIFT	0x0
#define SDMA1_VF_ENABLE__VF_ENABLE_MASK	0x00000001L
//SDMA1_CONTEXT_REG_TYPE0
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_CNTL__SHIFT	0x0
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_BASE__SHIFT	0x1
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_BASE_HI__SHIFT	0x2
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_RPTR__SHIFT	0x3
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_RPTR_HI__SHIFT	0x4
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_WPTR__SHIFT	0x5
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_WPTR_HI__SHIFT	0x6
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_WPTR_POLL_CNTL__SHIFT	0x7
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_RPTR_ADDR_HI__SHIFT	0x8
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_RPTR_ADDR_LO__SHIFT	0x9
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_CNTL__SHIFT	0xa
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_RPTR__SHIFT	0xb
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_OFFSET__SHIFT	0xc
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_BASE_LO__SHIFT	0xd
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_BASE_HI__SHIFT	0xe
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_SIZE__SHIFT	0xf
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_SKIP_CNTL__SHIFT	0x10
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_CONTEXT_STATUS__SHIFT	0x11
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_DOORBELL__SHIFT	0x12
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_CONTEXT_CNTL__SHIFT	0x13
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_CNTL_MASK	0x00000001L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_BASE_MASK	0x00000002L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_BASE_HI_MASK	0x00000004L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_RPTR_MASK	0x00000008L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_RPTR_HI_MASK	0x00000010L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_WPTR_MASK	0x00000020L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_WPTR_HI_MASK	0x00000040L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_WPTR_POLL_CNTL_MASK	0x00000080L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_RPTR_ADDR_HI_MASK	0x00000100L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_RB_RPTR_ADDR_LO_MASK	0x00000200L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_CNTL_MASK	0x00000400L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_RPTR_MASK	0x00000800L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_OFFSET_MASK	0x00001000L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_BASE_LO_MASK	0x00002000L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_BASE_HI_MASK	0x00004000L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_IB_SIZE_MASK	0x00008000L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_SKIP_CNTL_MASK	0x00010000L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_CONTEXT_STATUS_MASK	0x00020000L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_DOORBELL_MASK	0x00040000L
#define SDMA1_CONTEXT_REG_TYPE0__SDMA1_GFX_CONTEXT_CNTL_MASK	0x00080000L
//SDMA1_CONTEXT_REG_TYPE1
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_STATUS__SHIFT	0x8
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_DOORBELL_LOG__SHIFT	0x9
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_WATERMARK__SHIFT	0xa
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_DOORBELL_OFFSET__SHIFT	0xb
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_CSA_ADDR_LO__SHIFT	0xc
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_CSA_ADDR_HI__SHIFT	0xd
#define SDMA1_CONTEXT_REG_TYPE1__VOID_REG2__SHIFT	0xe
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_IB_SUB_REMAIN__SHIFT	0xf
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_PREEMPT__SHIFT	0x10
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_DUMMY_REG__SHIFT	0x11
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_RB_WPTR_POLL_ADDR_HI__SHIFT	0x12
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_RB_WPTR_POLL_ADDR_LO__SHIFT	0x13
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_RB_AQL_CNTL__SHIFT	0x14
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_MINOR_PTR_UPDATE__SHIFT	0x15
#define SDMA1_CONTEXT_REG_TYPE1__RESERVED__SHIFT	0x16
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_STATUS_MASK	0x00000100L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_DOORBELL_LOG_MASK	0x00000200L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_WATERMARK_MASK	0x00000400L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_DOORBELL_OFFSET_MASK	0x00000800L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_CSA_ADDR_LO_MASK	0x00001000L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_CSA_ADDR_HI_MASK	0x00002000L
#define SDMA1_CONTEXT_REG_TYPE1__VOID_REG2_MASK	0x00004000L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_IB_SUB_REMAIN_MASK	0x00008000L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_PREEMPT_MASK	0x00010000L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_DUMMY_REG_MASK	0x00020000L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_RB_WPTR_POLL_ADDR_HI_MASK	0x00040000L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_RB_WPTR_POLL_ADDR_LO_MASK	0x00080000L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_RB_AQL_CNTL_MASK	0x00100000L
#define SDMA1_CONTEXT_REG_TYPE1__SDMA1_GFX_MINOR_PTR_UPDATE_MASK	0x00200000L
#define SDMA1_CONTEXT_REG_TYPE1__RESERVED_MASK	0xFFC00000L
//SDMA1_CONTEXT_REG_TYPE2
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA0__SHIFT	0x0
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA1__SHIFT	0x1
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA2__SHIFT	0x2
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA3__SHIFT	0x3
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA4__SHIFT	0x4
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA5__SHIFT	0x5
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA6__SHIFT	0x6
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA7__SHIFT	0x7
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA8__SHIFT	0x8
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_CNTL__SHIFT	0x9
#define SDMA1_CONTEXT_REG_TYPE2__RESERVED__SHIFT	0xa
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA0_MASK	0x00000001L
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA1_MASK	0x00000002L
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA2_MASK	0x00000004L
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA3_MASK	0x00000008L
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA4_MASK	0x00000010L
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA5_MASK	0x00000020L
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA6_MASK	0x00000040L
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA7_MASK	0x00000080L
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_DATA8_MASK	0x00000100L
#define SDMA1_CONTEXT_REG_TYPE2__SDMA1_GFX_MIDCMD_CNTL_MASK	0x00000200L
#define SDMA1_CONTEXT_REG_TYPE2__RESERVED_MASK	0xFFFFFC00L
//SDMA1_CONTEXT_REG_TYPE3
#define SDMA1_CONTEXT_REG_TYPE3__RESERVED__SHIFT	0x0
#define SDMA1_CONTEXT_REG_TYPE3__RESERVED_MASK	0xFFFFFFFFL
//SDMA1_PUB_REG_TYPE0
#define SDMA1_PUB_REG_TYPE0__SDMA1_UCODE_ADDR__SHIFT	0x0
#define SDMA1_PUB_REG_TYPE0__SDMA1_UCODE_DATA__SHIFT	0x1
#define SDMA1_PUB_REG_TYPE0__RESERVED3__SHIFT	0x3
#define SDMA1_PUB_REG_TYPE0__SDMA1_VM_CNTL__SHIFT	0x4
#define SDMA1_PUB_REG_TYPE0__SDMA1_VM_CTX_LO__SHIFT	0x5
#define SDMA1_PUB_REG_TYPE0__SDMA1_VM_CTX_HI__SHIFT	0x6
#define SDMA1_PUB_REG_TYPE0__SDMA1_ACTIVE_FCN_ID__SHIFT	0x7
#define SDMA1_PUB_REG_TYPE0__SDMA1_VM_CTX_CNTL__SHIFT	0x8
#define SDMA1_PUB_REG_TYPE0__SDMA1_VIRT_RESET_REQ__SHIFT	0x9
#define SDMA1_PUB_REG_TYPE0__RESERVED10__SHIFT	0xa
#define SDMA1_PUB_REG_TYPE0__SDMA1_CONTEXT_REG_TYPE0__SHIFT	0xb
#define SDMA1_PUB_REG_TYPE0__SDMA1_CONTEXT_REG_TYPE1__SHIFT	0xc
#define SDMA1_PUB_REG_TYPE0__SDMA1_CONTEXT_REG_TYPE2__SHIFT	0xd
#define SDMA1_PUB_REG_TYPE0__SDMA1_CONTEXT_REG_TYPE3__SHIFT	0xe
#define SDMA1_PUB_REG_TYPE0__SDMA1_PUB_REG_TYPE0__SHIFT	0xf
#define SDMA1_PUB_REG_TYPE0__SDMA1_PUB_REG_TYPE1__SHIFT	0x10
#define SDMA1_PUB_REG_TYPE0__SDMA1_PUB_REG_TYPE2__SHIFT	0x11
#define SDMA1_PUB_REG_TYPE0__SDMA1_PUB_REG_TYPE3__SHIFT	0x12
#define SDMA1_PUB_REG_TYPE0__SDMA1_MMHUB_CNTL__SHIFT	0x13
#define SDMA1_PUB_REG_TYPE0__RESERVED_FOR_PSPSMU_ACCESS_ONLY__SHIFT	0x14
#define SDMA1_PUB_REG_TYPE0__SDMA1_CONTEXT_GROUP_BOUNDARY__SHIFT	0x19
#define SDMA1_PUB_REG_TYPE0__SDMA1_POWER_CNTL__SHIFT	0x1a
#define SDMA1_PUB_REG_TYPE0__SDMA1_CLK_CTRL__SHIFT	0x1b
#define SDMA1_PUB_REG_TYPE0__SDMA1_CNTL__SHIFT	0x1c
#define SDMA1_PUB_REG_TYPE0__SDMA1_CHICKEN_BITS__SHIFT	0x1d
#define SDMA1_PUB_REG_TYPE0__SDMA1_GB_ADDR_CONFIG__SHIFT	0x1e
#define SDMA1_PUB_REG_TYPE0__SDMA1_GB_ADDR_CONFIG_READ__SHIFT	0x1f
#define SDMA1_PUB_REG_TYPE0__SDMA1_UCODE_ADDR_MASK	0x00000001L
#define SDMA1_PUB_REG_TYPE0__SDMA1_UCODE_DATA_MASK	0x00000002L
#define SDMA1_PUB_REG_TYPE0__RESERVED3_MASK	0x00000008L
#define SDMA1_PUB_REG_TYPE0__SDMA1_VM_CNTL_MASK	0x00000010L
#define SDMA1_PUB_REG_TYPE0__SDMA1_VM_CTX_LO_MASK	0x00000020L
#define SDMA1_PUB_REG_TYPE0__SDMA1_VM_CTX_HI_MASK	0x00000040L
#define SDMA1_PUB_REG_TYPE0__SDMA1_ACTIVE_FCN_ID_MASK	0x00000080L
#define SDMA1_PUB_REG_TYPE0__SDMA1_VM_CTX_CNTL_MASK	0x00000100L
#define SDMA1_PUB_REG_TYPE0__SDMA1_VIRT_RESET_REQ_MASK	0x00000200L
#define SDMA1_PUB_REG_TYPE0__RESERVED10_MASK	0x00000400L
#define SDMA1_PUB_REG_TYPE0__SDMA1_CONTEXT_REG_TYPE0_MASK	0x00000800L
#define SDMA1_PUB_REG_TYPE0__SDMA1_CONTEXT_REG_TYPE1_MASK	0x00001000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_CONTEXT_REG_TYPE2_MASK	0x00002000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_CONTEXT_REG_TYPE3_MASK	0x00004000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_PUB_REG_TYPE0_MASK	0x00008000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_PUB_REG_TYPE1_MASK	0x00010000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_PUB_REG_TYPE2_MASK	0x00020000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_PUB_REG_TYPE3_MASK	0x00040000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_MMHUB_CNTL_MASK	0x00080000L
#define SDMA1_PUB_REG_TYPE0__RESERVED_FOR_PSPSMU_ACCESS_ONLY_MASK	0x01F00000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_CONTEXT_GROUP_BOUNDARY_MASK	0x02000000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_POWER_CNTL_MASK	0x04000000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_CLK_CTRL_MASK	0x08000000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_CNTL_MASK	0x10000000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_CHICKEN_BITS_MASK	0x20000000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_GB_ADDR_CONFIG_MASK	0x40000000L
#define SDMA1_PUB_REG_TYPE0__SDMA1_GB_ADDR_CONFIG_READ_MASK	0x80000000L
//SDMA1_PUB_REG_TYPE1
#define SDMA1_PUB_REG_TYPE1__SDMA1_RB_RPTR_FETCH_HI__SHIFT	0x0
#define SDMA1_PUB_REG_TYPE1__SDMA1_SEM_WAIT_FAIL_TIMER_CNTL__SHIFT	0x1
#define SDMA1_PUB_REG_TYPE1__SDMA1_RB_RPTR_FETCH__SHIFT	0x2
#define SDMA1_PUB_REG_TYPE1__SDMA1_IB_OFFSET_FETCH__SHIFT	0x3
#define SDMA1_PUB_REG_TYPE1__SDMA1_PROGRAM__SHIFT	0x4
#define SDMA1_PUB_REG_TYPE1__SDMA1_STATUS_REG__SHIFT	0x5
#define SDMA1_PUB_REG_TYPE1__SDMA1_STATUS1_REG__SHIFT	0x6
#define SDMA1_PUB_REG_TYPE1__SDMA1_RD_BURST_CNTL__SHIFT	0x7
#define SDMA1_PUB_REG_TYPE1__SDMA1_HBM_PAGE_CONFIG__SHIFT	0x8
#define SDMA1_PUB_REG_TYPE1__SDMA1_UCODE_CHECKSUM__SHIFT	0x9
#define SDMA1_PUB_REG_TYPE1__SDMA1_F32_CNTL__SHIFT	0xa
#define SDMA1_PUB_REG_TYPE1__SDMA1_FREEZE__SHIFT	0xb
#define SDMA1_PUB_REG_TYPE1__SDMA1_PHASE0_QUANTUM__SHIFT	0xc
#define SDMA1_PUB_REG_TYPE1__SDMA1_PHASE1_QUANTUM__SHIFT	0xd
#define SDMA1_PUB_REG_TYPE1__SDMA_POWER_GATING__SHIFT	0xe
#define SDMA1_PUB_REG_TYPE1__SDMA_PGFSM_CONFIG__SHIFT	0xf
#define SDMA1_PUB_REG_TYPE1__SDMA_PGFSM_WRITE__SHIFT	0x10
#define SDMA1_PUB_REG_TYPE1__SDMA_PGFSM_READ__SHIFT	0x11
#define SDMA1_PUB_REG_TYPE1__SDMA1_EDC_CONFIG__SHIFT	0x12
#define SDMA1_PUB_REG_TYPE1__SDMA1_BA_THRESHOLD__SHIFT	0x13
#define SDMA1_PUB_REG_TYPE1__SDMA1_ID__SHIFT	0x14
#define SDMA1_PUB_REG_TYPE1__SDMA1_VERSION__SHIFT	0x15
#define SDMA1_PUB_REG_TYPE1__SDMA1_EDC_COUNTER__SHIFT	0x16
#define SDMA1_PUB_REG_TYPE1__SDMA1_EDC_COUNTER_CLEAR__SHIFT	0x17
#define SDMA1_PUB_REG_TYPE1__SDMA1_STATUS2_REG__SHIFT	0x18
#define SDMA1_PUB_REG_TYPE1__SDMA1_ATOMIC_CNTL__SHIFT	0x19
#define SDMA1_PUB_REG_TYPE1__SDMA1_ATOMIC_PREOP_LO__SHIFT	0x1a
#define SDMA1_PUB_REG_TYPE1__SDMA1_ATOMIC_PREOP_HI__SHIFT	0x1b
#define SDMA1_PUB_REG_TYPE1__SDMA1_UTCL1_CNTL__SHIFT	0x1c
#define SDMA1_PUB_REG_TYPE1__SDMA1_UTCL1_WATERMK__SHIFT	0x1d
#define SDMA1_PUB_REG_TYPE1__SDMA1_UTCL1_RD_STATUS__SHIFT	0x1e
#define SDMA1_PUB_REG_TYPE1__SDMA1_UTCL1_WR_STATUS__SHIFT	0x1f
#define SDMA1_PUB_REG_TYPE1__SDMA1_RB_RPTR_FETCH_HI_MASK	0x00000001L
#define SDMA1_PUB_REG_TYPE1__SDMA1_SEM_WAIT_FAIL_TIMER_CNTL_MASK	0x00000002L
#define SDMA1_PUB_REG_TYPE1__SDMA1_RB_RPTR_FETCH_MASK	0x00000004L
#define SDMA1_PUB_REG_TYPE1__SDMA1_IB_OFFSET_FETCH_MASK	0x00000008L
#define SDMA1_PUB_REG_TYPE1__SDMA1_PROGRAM_MASK	0x00000010L
#define SDMA1_PUB_REG_TYPE1__SDMA1_STATUS_REG_MASK	0x00000020L
#define SDMA1_PUB_REG_TYPE1__SDMA1_STATUS1_REG_MASK	0x00000040L
#define SDMA1_PUB_REG_TYPE1__SDMA1_RD_BURST_CNTL_MASK	0x00000080L
#define SDMA1_PUB_REG_TYPE1__SDMA1_HBM_PAGE_CONFIG_MASK	0x00000100L
#define SDMA1_PUB_REG_TYPE1__SDMA1_UCODE_CHECKSUM_MASK	0x00000200L
#define SDMA1_PUB_REG_TYPE1__SDMA1_F32_CNTL_MASK	0x00000400L
#define SDMA1_PUB_REG_TYPE1__SDMA1_FREEZE_MASK	0x00000800L
#define SDMA1_PUB_REG_TYPE1__SDMA1_PHASE0_QUANTUM_MASK	0x00001000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_PHASE1_QUANTUM_MASK	0x00002000L
#define SDMA1_PUB_REG_TYPE1__SDMA_POWER_GATING_MASK	0x00004000L
#define SDMA1_PUB_REG_TYPE1__SDMA_PGFSM_CONFIG_MASK	0x00008000L
#define SDMA1_PUB_REG_TYPE1__SDMA_PGFSM_WRITE_MASK	0x00010000L
#define SDMA1_PUB_REG_TYPE1__SDMA_PGFSM_READ_MASK	0x00020000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_EDC_CONFIG_MASK	0x00040000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_BA_THRESHOLD_MASK	0x00080000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_ID_MASK	0x00100000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_VERSION_MASK	0x00200000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_EDC_COUNTER_MASK	0x00400000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_EDC_COUNTER_CLEAR_MASK	0x00800000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_STATUS2_REG_MASK	0x01000000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_ATOMIC_CNTL_MASK	0x02000000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_ATOMIC_PREOP_LO_MASK	0x04000000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_ATOMIC_PREOP_HI_MASK	0x08000000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_UTCL1_CNTL_MASK	0x10000000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_UTCL1_WATERMK_MASK	0x20000000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_UTCL1_RD_STATUS_MASK	0x40000000L
#define SDMA1_PUB_REG_TYPE1__SDMA1_UTCL1_WR_STATUS_MASK	0x80000000L
//SDMA1_PUB_REG_TYPE2
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_INV0__SHIFT	0x0
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_INV1__SHIFT	0x1
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_INV2__SHIFT	0x2
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_RD_XNACK0__SHIFT	0x3
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_RD_XNACK1__SHIFT	0x4
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_WR_XNACK0__SHIFT	0x5
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_WR_XNACK1__SHIFT	0x6
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_TIMEOUT__SHIFT	0x7
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_PAGE__SHIFT	0x8
#define SDMA1_PUB_REG_TYPE2__SDMA1_POWER_CNTL_IDLE__SHIFT	0x9
#define SDMA1_PUB_REG_TYPE2__SDMA1_RELAX_ORDERING_LUT__SHIFT	0xa
#define SDMA1_PUB_REG_TYPE2__SDMA1_CHICKEN_BITS_2__SHIFT	0xb
#define SDMA1_PUB_REG_TYPE2__SDMA1_STATUS3_REG__SHIFT	0xc
#define SDMA1_PUB_REG_TYPE2__SDMA1_PHYSICAL_ADDR_LO__SHIFT	0xd
#define SDMA1_PUB_REG_TYPE2__SDMA1_PHYSICAL_ADDR_HI__SHIFT	0xe
#define SDMA1_PUB_REG_TYPE2__SDMA1_PHASE2_QUANTUM__SHIFT	0xf
#define SDMA1_PUB_REG_TYPE2__SDMA1_ERROR_LOG__SHIFT	0x10
#define SDMA1_PUB_REG_TYPE2__SDMA1_PUB_DUMMY_REG0__SHIFT	0x11
#define SDMA1_PUB_REG_TYPE2__SDMA1_PUB_DUMMY_REG1__SHIFT	0x12
#define SDMA1_PUB_REG_TYPE2__SDMA1_PUB_DUMMY_REG2__SHIFT	0x13
#define SDMA1_PUB_REG_TYPE2__SDMA1_PUB_DUMMY_REG3__SHIFT	0x14
#define SDMA1_PUB_REG_TYPE2__SDMA1_F32_COUNTER__SHIFT	0x15
#define SDMA1_PUB_REG_TYPE2__SDMA1_UNBREAKABLE__SHIFT	0x16
#define SDMA1_PUB_REG_TYPE2__SDMA1_PERFMON_CNTL__SHIFT	0x17
#define SDMA1_PUB_REG_TYPE2__SDMA1_PERFCOUNTER0_RESULT__SHIFT	0x18
#define SDMA1_PUB_REG_TYPE2__SDMA1_PERFCOUNTER1_RESULT__SHIFT	0x19
#define SDMA1_PUB_REG_TYPE2__SDMA1_PERFCOUNTER_TAG_DELAY_RANGE__SHIFT	0x1a
#define SDMA1_PUB_REG_TYPE2__SDMA1_CRD_CNTL__SHIFT	0x1b
#define SDMA1_PUB_REG_TYPE2__SDMA1_MMHUB_TRUSTLVL__SHIFT	0x1c
#define SDMA1_PUB_REG_TYPE2__SDMA1_GPU_IOV_VIOLATION_LOG__SHIFT	0x1d
#define SDMA1_PUB_REG_TYPE2__SDMA1_ULV_CNTL__SHIFT	0x1e
#define SDMA1_PUB_REG_TYPE2__RESERVED__SHIFT	0x1f
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_INV0_MASK	0x00000001L
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_INV1_MASK	0x00000002L
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_INV2_MASK	0x00000004L
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_RD_XNACK0_MASK	0x00000008L
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_RD_XNACK1_MASK	0x00000010L
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_WR_XNACK0_MASK	0x00000020L
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_WR_XNACK1_MASK	0x00000040L
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_TIMEOUT_MASK	0x00000080L
#define SDMA1_PUB_REG_TYPE2__SDMA1_UTCL1_PAGE_MASK	0x00000100L
#define SDMA1_PUB_REG_TYPE2__SDMA1_POWER_CNTL_IDLE_MASK	0x00000200L
#define SDMA1_PUB_REG_TYPE2__SDMA1_RELAX_ORDERING_LUT_MASK	0x00000400L
#define SDMA1_PUB_REG_TYPE2__SDMA1_CHICKEN_BITS_2_MASK	0x00000800L
#define SDMA1_PUB_REG_TYPE2__SDMA1_STATUS3_REG_MASK	0x00001000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PHYSICAL_ADDR_LO_MASK	0x00002000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PHYSICAL_ADDR_HI_MASK	0x00004000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PHASE2_QUANTUM_MASK	0x00008000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_ERROR_LOG_MASK	0x00010000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PUB_DUMMY_REG0_MASK	0x00020000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PUB_DUMMY_REG1_MASK	0x00040000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PUB_DUMMY_REG2_MASK	0x00080000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PUB_DUMMY_REG3_MASK	0x00100000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_F32_COUNTER_MASK	0x00200000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_UNBREAKABLE_MASK	0x00400000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PERFMON_CNTL_MASK	0x00800000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PERFCOUNTER0_RESULT_MASK	0x01000000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PERFCOUNTER1_RESULT_MASK	0x02000000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_PERFCOUNTER_TAG_DELAY_RANGE_MASK	0x04000000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_CRD_CNTL_MASK	0x08000000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_MMHUB_TRUSTLVL_MASK	0x10000000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_GPU_IOV_VIOLATION_LOG_MASK	0x20000000L
#define SDMA1_PUB_REG_TYPE2__SDMA1_ULV_CNTL_MASK	0x40000000L
#define SDMA1_PUB_REG_TYPE2__RESERVED_MASK	0x80000000L
//SDMA1_PUB_REG_TYPE3
#define SDMA1_PUB_REG_TYPE3__SDMA1_EA_DBIT_ADDR_DATA__SHIFT	0x0
#define SDMA1_PUB_REG_TYPE3__SDMA1_EA_DBIT_ADDR_INDEX__SHIFT	0x1
#define SDMA1_PUB_REG_TYPE3__RESERVED__SHIFT	0x2
#define SDMA1_PUB_REG_TYPE3__SDMA1_EA_DBIT_ADDR_DATA_MASK	0x00000001L
#define SDMA1_PUB_REG_TYPE3__SDMA1_EA_DBIT_ADDR_INDEX_MASK	0x00000002L
#define SDMA1_PUB_REG_TYPE3__RESERVED_MASK	0xFFFFFFFCL
//SDMA1_MMHUB_CNTL
#define SDMA1_MMHUB_CNTL__UNIT_ID__SHIFT	0x0
#define SDMA1_MMHUB_CNTL__UNIT_ID_MASK	0x0000003FL
//SDMA1_CONTEXT_GROUP_BOUNDARY
#define SDMA1_CONTEXT_GROUP_BOUNDARY__RESERVED__SHIFT	0x0
#define SDMA1_CONTEXT_GROUP_BOUNDARY__RESERVED_MASK	0xFFFFFFFFL
//SDMA1_POWER_CNTL
#define SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE__SHIFT	0x8
#define SDMA1_POWER_CNTL__MEM_POWER_LS_EN__SHIFT	0x9
#define SDMA1_POWER_CNTL__MEM_POWER_DS_EN__SHIFT	0xa
#define SDMA1_POWER_CNTL__MEM_POWER_SD_EN__SHIFT	0xb
#define SDMA1_POWER_CNTL__MEM_POWER_DELAY__SHIFT	0xc
#define SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK	0x00000100L
#define SDMA1_POWER_CNTL__MEM_POWER_LS_EN_MASK	0x00000200L
#define SDMA1_POWER_CNTL__MEM_POWER_DS_EN_MASK	0x00000400L
#define SDMA1_POWER_CNTL__MEM_POWER_SD_EN_MASK	0x00000800L
#define SDMA1_POWER_CNTL__MEM_POWER_DELAY_MASK	0x003FF000L
//SDMA1_CLK_CTRL
#define SDMA1_CLK_CTRL__ON_DELAY__SHIFT	0x0
#define SDMA1_CLK_CTRL__OFF_HYSTERESIS__SHIFT	0x4
#define SDMA1_CLK_CTRL__RESERVED__SHIFT	0xc
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE7__SHIFT	0x18
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE6__SHIFT	0x19
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE5__SHIFT	0x1a
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE4__SHIFT	0x1b
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE3__SHIFT	0x1c
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE2__SHIFT	0x1d
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE1__SHIFT	0x1e
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE0__SHIFT	0x1f
#define SDMA1_CLK_CTRL__ON_DELAY_MASK	0x0000000FL
#define SDMA1_CLK_CTRL__OFF_HYSTERESIS_MASK	0x00000FF0L
#define SDMA1_CLK_CTRL__RESERVED_MASK	0x00FFF000L
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK	0x01000000L
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK	0x02000000L
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK	0x04000000L
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK	0x08000000L
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK	0x10000000L
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK	0x20000000L
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK	0x40000000L
#define SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK	0x80000000L
//SDMA1_CNTL
#define SDMA1_CNTL__TRAP_ENABLE__SHIFT	0x0
#define SDMA1_CNTL__UTC_L1_ENABLE__SHIFT	0x1
#define SDMA1_CNTL__SEM_WAIT_INT_ENABLE__SHIFT	0x2
#define SDMA1_CNTL__DATA_SWAP_ENABLE__SHIFT	0x3
#define SDMA1_CNTL__FENCE_SWAP_ENABLE__SHIFT	0x4
#define SDMA1_CNTL__MIDCMD_PREEMPT_ENABLE__SHIFT	0x5
#define SDMA1_CNTL__MIDCMD_WORLDSWITCH_ENABLE__SHIFT	0x11
#define SDMA1_CNTL__AUTO_CTXSW_ENABLE__SHIFT	0x12
#define SDMA1_CNTL__CTXEMPTY_INT_ENABLE__SHIFT	0x1c
#define SDMA1_CNTL__FROZEN_INT_ENABLE__SHIFT	0x1d
#define SDMA1_CNTL__IB_PREEMPT_INT_ENABLE__SHIFT	0x1e
#define SDMA1_CNTL__TRAP_ENABLE_MASK	0x00000001L
#define SDMA1_CNTL__UTC_L1_ENABLE_MASK	0x00000002L
#define SDMA1_CNTL__SEM_WAIT_INT_ENABLE_MASK	0x00000004L
#define SDMA1_CNTL__DATA_SWAP_ENABLE_MASK	0x00000008L
#define SDMA1_CNTL__FENCE_SWAP_ENABLE_MASK	0x00000010L
#define SDMA1_CNTL__MIDCMD_PREEMPT_ENABLE_MASK	0x00000020L
#define SDMA1_CNTL__MIDCMD_WORLDSWITCH_ENABLE_MASK	0x00020000L
#define SDMA1_CNTL__AUTO_CTXSW_ENABLE_MASK	0x00040000L
#define SDMA1_CNTL__CTXEMPTY_INT_ENABLE_MASK	0x10000000L
#define SDMA1_CNTL__FROZEN_INT_ENABLE_MASK	0x20000000L
#define SDMA1_CNTL__IB_PREEMPT_INT_ENABLE_MASK	0x40000000L
//SDMA1_CHICKEN_BITS
#define SDMA1_CHICKEN_BITS__COPY_EFFICIENCY_ENABLE__SHIFT	0x0
#define SDMA1_CHICKEN_BITS__STALL_ON_TRANS_FULL_ENABLE__SHIFT	0x1
#define SDMA1_CHICKEN_BITS__STALL_ON_NO_FREE_DATA_BUFFER_ENABLE__SHIFT	0x2
#define SDMA1_CHICKEN_BITS__WRITE_BURST_LENGTH__SHIFT	0x8
#define SDMA1_CHICKEN_BITS__WRITE_BURST_WAIT_CYCLE__SHIFT	0xa
#define SDMA1_CHICKEN_BITS__COPY_OVERLAP_ENABLE__SHIFT	0x10
#define SDMA1_CHICKEN_BITS__RAW_CHECK_ENABLE__SHIFT	0x11
#define SDMA1_CHICKEN_BITS__SRBM_POLL_RETRYING__SHIFT	0x14
#define SDMA1_CHICKEN_BITS__CG_STATUS_OUTPUT__SHIFT	0x17
#define SDMA1_CHICKEN_BITS__TIME_BASED_QOS__SHIFT	0x19
#define SDMA1_CHICKEN_BITS__CE_AFIFO_WATERMARK__SHIFT	0x1a
#define SDMA1_CHICKEN_BITS__CE_DFIFO_WATERMARK__SHIFT	0x1c
#define SDMA1_CHICKEN_BITS__CE_LFIFO_WATERMARK__SHIFT	0x1e
#define SDMA1_CHICKEN_BITS__COPY_EFFICIENCY_ENABLE_MASK	0x00000001L
#define SDMA1_CHICKEN_BITS__STALL_ON_TRANS_FULL_ENABLE_MASK	0x00000002L
#define SDMA1_CHICKEN_BITS__STALL_ON_NO_FREE_DATA_BUFFER_ENABLE_MASK	0x00000004L
#define SDMA1_CHICKEN_BITS__WRITE_BURST_LENGTH_MASK	0x00000300L
#define SDMA1_CHICKEN_BITS__WRITE_BURST_WAIT_CYCLE_MASK	0x00001C00L
#define SDMA1_CHICKEN_BITS__COPY_OVERLAP_ENABLE_MASK	0x00010000L
#define SDMA1_CHICKEN_BITS__RAW_CHECK_ENABLE_MASK	0x00020000L
#define SDMA1_CHICKEN_BITS__SRBM_POLL_RETRYING_MASK	0x00100000L
#define SDMA1_CHICKEN_BITS__CG_STATUS_OUTPUT_MASK	0x00800000L
#define SDMA1_CHICKEN_BITS__TIME_BASED_QOS_MASK	0x02000000L
#define SDMA1_CHICKEN_BITS__CE_AFIFO_WATERMARK_MASK	0x0C000000L
#define SDMA1_CHICKEN_BITS__CE_DFIFO_WATERMARK_MASK	0x30000000L
#define SDMA1_CHICKEN_BITS__CE_LFIFO_WATERMARK_MASK	0xC0000000L
//SDMA1_GB_ADDR_CONFIG
#define SDMA1_GB_ADDR_CONFIG__NUM_PIPES__SHIFT	0x0
#define SDMA1_GB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT	0x3
#define SDMA1_GB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT	0x8
#define SDMA1_GB_ADDR_CONFIG__NUM_BANKS__SHIFT	0xc
#define SDMA1_GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT	0x13
#define SDMA1_GB_ADDR_CONFIG__NUM_PIPES_MASK	0x00000007L
#define SDMA1_GB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK	0x00000038L
#define SDMA1_GB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK	0x00000700L
#define SDMA1_GB_ADDR_CONFIG__NUM_BANKS_MASK	0x00007000L
#define SDMA1_GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK	0x00180000L
//SDMA1_GB_ADDR_CONFIG_READ
#define SDMA1_GB_ADDR_CONFIG_READ__NUM_PIPES__SHIFT	0x0
#define SDMA1_GB_ADDR_CONFIG_READ__PIPE_INTERLEAVE_SIZE__SHIFT	0x3
#define SDMA1_GB_ADDR_CONFIG_READ__BANK_INTERLEAVE_SIZE__SHIFT	0x8
#define SDMA1_GB_ADDR_CONFIG_READ__NUM_BANKS__SHIFT	0xc
#define SDMA1_GB_ADDR_CONFIG_READ__NUM_SHADER_ENGINES__SHIFT	0x13
#define SDMA1_GB_ADDR_CONFIG_READ__NUM_PIPES_MASK	0x00000007L
#define SDMA1_GB_ADDR_CONFIG_READ__PIPE_INTERLEAVE_SIZE_MASK	0x00000038L
#define SDMA1_GB_ADDR_CONFIG_READ__BANK_INTERLEAVE_SIZE_MASK	0x00000700L
#define SDMA1_GB_ADDR_CONFIG_READ__NUM_BANKS_MASK	0x00007000L
#define SDMA1_GB_ADDR_CONFIG_READ__NUM_SHADER_ENGINES_MASK	0x00180000L
//SDMA1_RB_RPTR_FETCH_HI
#define SDMA1_RB_RPTR_FETCH_HI__OFFSET__SHIFT	0x0
#define SDMA1_RB_RPTR_FETCH_HI__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_SEM_WAIT_FAIL_TIMER_CNTL
#define SDMA1_SEM_WAIT_FAIL_TIMER_CNTL__TIMER__SHIFT	0x0
#define SDMA1_SEM_WAIT_FAIL_TIMER_CNTL__TIMER_MASK	0xFFFFFFFFL
//SDMA1_RB_RPTR_FETCH
#define SDMA1_RB_RPTR_FETCH__OFFSET__SHIFT	0x2
#define SDMA1_RB_RPTR_FETCH__OFFSET_MASK	0xFFFFFFFCL
//SDMA1_IB_OFFSET_FETCH
#define SDMA1_IB_OFFSET_FETCH__OFFSET__SHIFT	0x2
#define SDMA1_IB_OFFSET_FETCH__OFFSET_MASK	0x003FFFFCL
//SDMA1_PROGRAM
#define SDMA1_PROGRAM__STREAM__SHIFT	0x0
#define SDMA1_PROGRAM__STREAM_MASK	0xFFFFFFFFL
//SDMA1_STATUS_REG
#define SDMA1_STATUS_REG__IDLE__SHIFT	0x0
#define SDMA1_STATUS_REG__REG_IDLE__SHIFT	0x1
#define SDMA1_STATUS_REG__RB_EMPTY__SHIFT	0x2
#define SDMA1_STATUS_REG__RB_FULL__SHIFT	0x3
#define SDMA1_STATUS_REG__RB_CMD_IDLE__SHIFT	0x4
#define SDMA1_STATUS_REG__RB_CMD_FULL__SHIFT	0x5
#define SDMA1_STATUS_REG__IB_CMD_IDLE__SHIFT	0x6
#define SDMA1_STATUS_REG__IB_CMD_FULL__SHIFT	0x7
#define SDMA1_STATUS_REG__BLOCK_IDLE__SHIFT	0x8
#define SDMA1_STATUS_REG__INSIDE_IB__SHIFT	0x9
#define SDMA1_STATUS_REG__EX_IDLE__SHIFT	0xa
#define SDMA1_STATUS_REG__EX_IDLE_POLL_TIMER_EXPIRE__SHIFT	0xb
#define SDMA1_STATUS_REG__PACKET_READY__SHIFT	0xc
#define SDMA1_STATUS_REG__MC_WR_IDLE__SHIFT	0xd
#define SDMA1_STATUS_REG__SRBM_IDLE__SHIFT	0xe
#define SDMA1_STATUS_REG__CONTEXT_EMPTY__SHIFT	0xf
#define SDMA1_STATUS_REG__DELTA_RPTR_FULL__SHIFT	0x10
#define SDMA1_STATUS_REG__RB_MC_RREQ_IDLE__SHIFT	0x11
#define SDMA1_STATUS_REG__IB_MC_RREQ_IDLE__SHIFT	0x12
#define SDMA1_STATUS_REG__MC_RD_IDLE__SHIFT	0x13
#define SDMA1_STATUS_REG__DELTA_RPTR_EMPTY__SHIFT	0x14
#define SDMA1_STATUS_REG__MC_RD_RET_STALL__SHIFT	0x15
#define SDMA1_STATUS_REG__MC_RD_NO_POLL_IDLE__SHIFT	0x16
#define SDMA1_STATUS_REG__PREV_CMD_IDLE__SHIFT	0x19
#define SDMA1_STATUS_REG__SEM_IDLE__SHIFT	0x1a
#define SDMA1_STATUS_REG__SEM_REQ_STALL__SHIFT	0x1b
#define SDMA1_STATUS_REG__SEM_RESP_STATE__SHIFT	0x1c
#define SDMA1_STATUS_REG__INT_IDLE__SHIFT	0x1e
#define SDMA1_STATUS_REG__INT_REQ_STALL__SHIFT	0x1f
#define SDMA1_STATUS_REG__IDLE_MASK	0x00000001L
#define SDMA1_STATUS_REG__REG_IDLE_MASK	0x00000002L
#define SDMA1_STATUS_REG__RB_EMPTY_MASK	0x00000004L
#define SDMA1_STATUS_REG__RB_FULL_MASK	0x00000008L
#define SDMA1_STATUS_REG__RB_CMD_IDLE_MASK	0x00000010L
#define SDMA1_STATUS_REG__RB_CMD_FULL_MASK	0x00000020L
#define SDMA1_STATUS_REG__IB_CMD_IDLE_MASK	0x00000040L
#define SDMA1_STATUS_REG__IB_CMD_FULL_MASK	0x00000080L
#define SDMA1_STATUS_REG__BLOCK_IDLE_MASK	0x00000100L
#define SDMA1_STATUS_REG__INSIDE_IB_MASK	0x00000200L
#define SDMA1_STATUS_REG__EX_IDLE_MASK	0x00000400L
#define SDMA1_STATUS_REG__EX_IDLE_POLL_TIMER_EXPIRE_MASK	0x00000800L
#define SDMA1_STATUS_REG__PACKET_READY_MASK	0x00001000L
#define SDMA1_STATUS_REG__MC_WR_IDLE_MASK	0x00002000L
#define SDMA1_STATUS_REG__SRBM_IDLE_MASK	0x00004000L
#define SDMA1_STATUS_REG__CONTEXT_EMPTY_MASK	0x00008000L
#define SDMA1_STATUS_REG__DELTA_RPTR_FULL_MASK	0x00010000L
#define SDMA1_STATUS_REG__RB_MC_RREQ_IDLE_MASK	0x00020000L
#define SDMA1_STATUS_REG__IB_MC_RREQ_IDLE_MASK	0x00040000L
#define SDMA1_STATUS_REG__MC_RD_IDLE_MASK	0x00080000L
#define SDMA1_STATUS_REG__DELTA_RPTR_EMPTY_MASK	0x00100000L
#define SDMA1_STATUS_REG__MC_RD_RET_STALL_MASK	0x00200000L
#define SDMA1_STATUS_REG__MC_RD_NO_POLL_IDLE_MASK	0x00400000L
#define SDMA1_STATUS_REG__PREV_CMD_IDLE_MASK	0x02000000L
#define SDMA1_STATUS_REG__SEM_IDLE_MASK	0x04000000L
#define SDMA1_STATUS_REG__SEM_REQ_STALL_MASK	0x08000000L
#define SDMA1_STATUS_REG__SEM_RESP_STATE_MASK	0x30000000L
#define SDMA1_STATUS_REG__INT_IDLE_MASK	0x40000000L
#define SDMA1_STATUS_REG__INT_REQ_STALL_MASK	0x80000000L
//SDMA1_STATUS1_REG
#define SDMA1_STATUS1_REG__CE_WREQ_IDLE__SHIFT	0x0
#define SDMA1_STATUS1_REG__CE_WR_IDLE__SHIFT	0x1
#define SDMA1_STATUS1_REG__CE_SPLIT_IDLE__SHIFT	0x2
#define SDMA1_STATUS1_REG__CE_RREQ_IDLE__SHIFT	0x3
#define SDMA1_STATUS1_REG__CE_OUT_IDLE__SHIFT	0x4
#define SDMA1_STATUS1_REG__CE_IN_IDLE__SHIFT	0x5
#define SDMA1_STATUS1_REG__CE_DST_IDLE__SHIFT	0x6
#define SDMA1_STATUS1_REG__CE_CMD_IDLE__SHIFT	0x9
#define SDMA1_STATUS1_REG__CE_AFIFO_FULL__SHIFT	0xa
#define SDMA1_STATUS1_REG__CE_INFO_FULL__SHIFT	0xd
#define SDMA1_STATUS1_REG__CE_INFO1_FULL__SHIFT	0xe
#define SDMA1_STATUS1_REG__EX_START__SHIFT	0xf
#define SDMA1_STATUS1_REG__CE_RD_STALL__SHIFT	0x11
#define SDMA1_STATUS1_REG__CE_WR_STALL__SHIFT	0x12
#define SDMA1_STATUS1_REG__CE_WREQ_IDLE_MASK	0x00000001L
#define SDMA1_STATUS1_REG__CE_WR_IDLE_MASK	0x00000002L
#define SDMA1_STATUS1_REG__CE_SPLIT_IDLE_MASK	0x00000004L
#define SDMA1_STATUS1_REG__CE_RREQ_IDLE_MASK	0x00000008L
#define SDMA1_STATUS1_REG__CE_OUT_IDLE_MASK	0x00000010L
#define SDMA1_STATUS1_REG__CE_IN_IDLE_MASK	0x00000020L
#define SDMA1_STATUS1_REG__CE_DST_IDLE_MASK	0x00000040L
#define SDMA1_STATUS1_REG__CE_CMD_IDLE_MASK	0x00000200L
#define SDMA1_STATUS1_REG__CE_AFIFO_FULL_MASK	0x00000400L
#define SDMA1_STATUS1_REG__CE_INFO_FULL_MASK	0x00002000L
#define SDMA1_STATUS1_REG__CE_INFO1_FULL_MASK	0x00004000L
#define SDMA1_STATUS1_REG__EX_START_MASK	0x00008000L
#define SDMA1_STATUS1_REG__CE_RD_STALL_MASK	0x00020000L
#define SDMA1_STATUS1_REG__CE_WR_STALL_MASK	0x00040000L
//SDMA1_RD_BURST_CNTL
#define SDMA1_RD_BURST_CNTL__RD_BURST__SHIFT	0x0
#define SDMA1_RD_BURST_CNTL__RD_BURST_MASK	0x00000003L
//SDMA1_HBM_PAGE_CONFIG
#define SDMA1_HBM_PAGE_CONFIG__PAGE_SIZE_EXPONENT__SHIFT	0x0
#define SDMA1_HBM_PAGE_CONFIG__PAGE_SIZE_EXPONENT_MASK	0x00000001L
//SDMA1_UCODE_CHECKSUM
#define SDMA1_UCODE_CHECKSUM__DATA__SHIFT	0x0
#define SDMA1_UCODE_CHECKSUM__DATA_MASK	0xFFFFFFFFL
//SDMA1_F32_CNTL
#define SDMA1_F32_CNTL__HALT__SHIFT	0x0
#define SDMA1_F32_CNTL__STEP__SHIFT	0x1
#define SDMA1_F32_CNTL__HALT_MASK	0x00000001L
#define SDMA1_F32_CNTL__STEP_MASK	0x00000002L
//SDMA1_FREEZE
#define SDMA1_FREEZE__PREEMPT__SHIFT	0x0
#define SDMA1_FREEZE__FREEZE__SHIFT	0x4
#define SDMA1_FREEZE__FROZEN__SHIFT	0x5
#define SDMA1_FREEZE__F32_FREEZE__SHIFT	0x6
#define SDMA1_FREEZE__PREEMPT_MASK	0x00000001L
#define SDMA1_FREEZE__FREEZE_MASK	0x00000010L
#define SDMA1_FREEZE__FROZEN_MASK	0x00000020L
#define SDMA1_FREEZE__F32_FREEZE_MASK	0x00000040L
//SDMA1_PHASE0_QUANTUM
#define SDMA1_PHASE0_QUANTUM__UNIT__SHIFT	0x0
#define SDMA1_PHASE0_QUANTUM__VALUE__SHIFT	0x8
#define SDMA1_PHASE0_QUANTUM__PREFER__SHIFT	0x1e
#define SDMA1_PHASE0_QUANTUM__UNIT_MASK	0x0000000FL
#define SDMA1_PHASE0_QUANTUM__VALUE_MASK	0x00FFFF00L
#define SDMA1_PHASE0_QUANTUM__PREFER_MASK	0x40000000L
//SDMA1_PHASE1_QUANTUM
#define SDMA1_PHASE1_QUANTUM__UNIT__SHIFT	0x0
#define SDMA1_PHASE1_QUANTUM__VALUE__SHIFT	0x8
#define SDMA1_PHASE1_QUANTUM__PREFER__SHIFT	0x1e
#define SDMA1_PHASE1_QUANTUM__UNIT_MASK	0x0000000FL
#define SDMA1_PHASE1_QUANTUM__VALUE_MASK	0x00FFFF00L
#define SDMA1_PHASE1_QUANTUM__PREFER_MASK	0x40000000L
//SDMA1_EDC_CONFIG
#define SDMA1_EDC_CONFIG__DIS_EDC__SHIFT	0x1
#define SDMA1_EDC_CONFIG__ECC_INT_ENABLE__SHIFT	0x2
#define SDMA1_EDC_CONFIG__DIS_EDC_MASK	0x00000002L
#define SDMA1_EDC_CONFIG__ECC_INT_ENABLE_MASK	0x00000004L
//SDMA1_BA_THRESHOLD
#define SDMA1_BA_THRESHOLD__READ_THRES__SHIFT	0x0
#define SDMA1_BA_THRESHOLD__WRITE_THRES__SHIFT	0x10
#define SDMA1_BA_THRESHOLD__READ_THRES_MASK	0x000003FFL
#define SDMA1_BA_THRESHOLD__WRITE_THRES_MASK	0x03FF0000L
//SDMA1_ID
#define SDMA1_ID__DEVICE_ID__SHIFT	0x0
#define SDMA1_ID__DEVICE_ID_MASK	0x000000FFL
//SDMA1_VERSION
#define SDMA1_VERSION__MINVER__SHIFT	0x0
#define SDMA1_VERSION__MAJVER__SHIFT	0x8
#define SDMA1_VERSION__REV__SHIFT	0x10
#define SDMA1_VERSION__MINVER_MASK	0x0000007FL
#define SDMA1_VERSION__MAJVER_MASK	0x00007F00L
#define SDMA1_VERSION__REV_MASK	0x003F0000L
//SDMA1_EDC_COUNTER
#define SDMA1_EDC_COUNTER__SDMA_UCODE_BUF_DED__SHIFT	0x0
#define SDMA1_EDC_COUNTER__SDMA_UCODE_BUF_SEC__SHIFT	0x1
#define SDMA1_EDC_COUNTER__SDMA_RB_CMD_BUF_SED__SHIFT	0x2
#define SDMA1_EDC_COUNTER__SDMA_IB_CMD_BUF_SED__SHIFT	0x3
#define SDMA1_EDC_COUNTER__SDMA_UTCL1_RD_FIFO_SED__SHIFT	0x4
#define SDMA1_EDC_COUNTER__SDMA_UTCL1_RDBST_FIFO_SED__SHIFT	0x5
#define SDMA1_EDC_COUNTER__SDMA_DATA_LUT_FIFO_SED__SHIFT	0x6
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF0_SED__SHIFT	0x7
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF1_SED__SHIFT	0x8
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF2_SED__SHIFT	0x9
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF3_SED__SHIFT	0xa
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF4_SED__SHIFT	0xb
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF5_SED__SHIFT	0xc
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF6_SED__SHIFT	0xd
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF7_SED__SHIFT	0xe
#define SDMA1_EDC_COUNTER__SDMA_SPLIT_DAT_BUF_SED__SHIFT	0xf
#define SDMA1_EDC_COUNTER__SDMA_MC_WR_ADDR_FIFO_SED__SHIFT	0x10
#define SDMA1_EDC_COUNTER__SDMA_UCODE_BUF_DED_MASK	0x00000001L
#define SDMA1_EDC_COUNTER__SDMA_UCODE_BUF_SEC_MASK	0x00000002L
#define SDMA1_EDC_COUNTER__SDMA_RB_CMD_BUF_SED_MASK	0x00000004L
#define SDMA1_EDC_COUNTER__SDMA_IB_CMD_BUF_SED_MASK	0x00000008L
#define SDMA1_EDC_COUNTER__SDMA_UTCL1_RD_FIFO_SED_MASK	0x00000010L
#define SDMA1_EDC_COUNTER__SDMA_UTCL1_RDBST_FIFO_SED_MASK	0x00000020L
#define SDMA1_EDC_COUNTER__SDMA_DATA_LUT_FIFO_SED_MASK	0x00000040L
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF0_SED_MASK	0x00000080L
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF1_SED_MASK	0x00000100L
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF2_SED_MASK	0x00000200L
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF3_SED_MASK	0x00000400L
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF4_SED_MASK	0x00000800L
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF5_SED_MASK	0x00001000L
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF6_SED_MASK	0x00002000L
#define SDMA1_EDC_COUNTER__SDMA_MBANK_DATA_BUF7_SED_MASK	0x00004000L
#define SDMA1_EDC_COUNTER__SDMA_SPLIT_DAT_BUF_SED_MASK	0x00008000L
#define SDMA1_EDC_COUNTER__SDMA_MC_WR_ADDR_FIFO_SED_MASK	0x00010000L
//SDMA1_EDC_COUNTER_CLEAR
#define SDMA1_EDC_COUNTER_CLEAR__DUMMY__SHIFT	0x0
#define SDMA1_EDC_COUNTER_CLEAR__DUMMY_MASK	0x00000001L
//SDMA1_STATUS2_REG
#define SDMA1_STATUS2_REG__ID__SHIFT	0x0
#define SDMA1_STATUS2_REG__F32_INSTR_PTR__SHIFT	0x2
#define SDMA1_STATUS2_REG__CMD_OP__SHIFT	0x10
#define SDMA1_STATUS2_REG__ID_MASK	0x00000003L
#define SDMA1_STATUS2_REG__F32_INSTR_PTR_MASK	0x00000FFCL
#define SDMA1_STATUS2_REG__CMD_OP_MASK	0xFFFF0000L
//SDMA1_ATOMIC_CNTL
#define SDMA1_ATOMIC_CNTL__LOOP_TIMER__SHIFT	0x0
#define SDMA1_ATOMIC_CNTL__ATOMIC_RTN_INT_ENABLE__SHIFT	0x1f
#define SDMA1_ATOMIC_CNTL__LOOP_TIMER_MASK	0x7FFFFFFFL
#define SDMA1_ATOMIC_CNTL__ATOMIC_RTN_INT_ENABLE_MASK	0x80000000L
//SDMA1_ATOMIC_PREOP_LO
#define SDMA1_ATOMIC_PREOP_LO__DATA__SHIFT	0x0
#define SDMA1_ATOMIC_PREOP_LO__DATA_MASK	0xFFFFFFFFL
//SDMA1_ATOMIC_PREOP_HI
#define SDMA1_ATOMIC_PREOP_HI__DATA__SHIFT	0x0
#define SDMA1_ATOMIC_PREOP_HI__DATA_MASK	0xFFFFFFFFL
//SDMA1_UTCL1_CNTL
#define SDMA1_UTCL1_CNTL__REDO_ENABLE__SHIFT	0x0
#define SDMA1_UTCL1_CNTL__REDO_DELAY__SHIFT	0x1
#define SDMA1_UTCL1_CNTL__REDO_WATERMK__SHIFT	0xb
#define SDMA1_UTCL1_CNTL__INVACK_DELAY__SHIFT	0xe
#define SDMA1_UTCL1_CNTL__REQL2_CREDIT__SHIFT	0x18
#define SDMA1_UTCL1_CNTL__VADDR_WATERMK__SHIFT	0x1d
#define SDMA1_UTCL1_CNTL__REDO_ENABLE_MASK	0x00000001L
#define SDMA1_UTCL1_CNTL__REDO_DELAY_MASK	0x000007FEL
#define SDMA1_UTCL1_CNTL__REDO_WATERMK_MASK	0x00003800L
#define SDMA1_UTCL1_CNTL__INVACK_DELAY_MASK	0x00FFC000L
#define SDMA1_UTCL1_CNTL__REQL2_CREDIT_MASK	0x1F000000L
#define SDMA1_UTCL1_CNTL__VADDR_WATERMK_MASK	0xE0000000L
//SDMA1_UTCL1_WATERMK
#define SDMA1_UTCL1_WATERMK__REQMC_WATERMK__SHIFT	0x0
#define SDMA1_UTCL1_WATERMK__REQPG_WATERMK__SHIFT	0xa
#define SDMA1_UTCL1_WATERMK__INVREQ_WATERMK__SHIFT	0x12
#define SDMA1_UTCL1_WATERMK__XNACK_WATERMK__SHIFT	0x1a
#define SDMA1_UTCL1_WATERMK__REQMC_WATERMK_MASK	0x000003FFL
#define SDMA1_UTCL1_WATERMK__REQPG_WATERMK_MASK	0x0003FC00L
#define SDMA1_UTCL1_WATERMK__INVREQ_WATERMK_MASK	0x03FC0000L
#define SDMA1_UTCL1_WATERMK__XNACK_WATERMK_MASK	0xFC000000L
//SDMA1_UTCL1_RD_STATUS
#define SDMA1_UTCL1_RD_STATUS__RQMC_RET_ADDR_FIFO_EMPTY__SHIFT	0x0
#define SDMA1_UTCL1_RD_STATUS__RQMC_REQ_FIFO_EMPTY__SHIFT	0x1
#define SDMA1_UTCL1_RD_STATUS__RTPG_RET_BUF_EMPTY__SHIFT	0x2
#define SDMA1_UTCL1_RD_STATUS__RTPG_VADDR_FIFO_EMPTY__SHIFT	0x3
#define SDMA1_UTCL1_RD_STATUS__RQPG_HEAD_VIRT_FIFO_EMPTY__SHIFT	0x4
#define SDMA1_UTCL1_RD_STATUS__RQPG_REDO_FIFO_EMPTY__SHIFT	0x5
#define SDMA1_UTCL1_RD_STATUS__RQPG_REQPAGE_FIFO_EMPTY__SHIFT	0x6
#define SDMA1_UTCL1_RD_STATUS__RQPG_XNACK_FIFO_EMPTY__SHIFT	0x7
#define SDMA1_UTCL1_RD_STATUS__RQPG_INVREQ_FIFO_EMPTY__SHIFT	0x8
#define SDMA1_UTCL1_RD_STATUS__RQMC_RET_ADDR_FIFO_FULL__SHIFT	0x9
#define SDMA1_UTCL1_RD_STATUS__RQMC_REQ_FIFO_FULL__SHIFT	0xa
#define SDMA1_UTCL1_RD_STATUS__RTPG_RET_BUF_FULL__SHIFT	0xb
#define SDMA1_UTCL1_RD_STATUS__RTPG_VADDR_FIFO_FULL__SHIFT	0xc
#define SDMA1_UTCL1_RD_STATUS__RQPG_HEAD_VIRT_FIFO_FULL__SHIFT	0xd
#define SDMA1_UTCL1_RD_STATUS__RQPG_REDO_FIFO_FULL__SHIFT	0xe
#define SDMA1_UTCL1_RD_STATUS__RQPG_REQPAGE_FIFO_FULL__SHIFT	0xf
#define SDMA1_UTCL1_RD_STATUS__RQPG_XNACK_FIFO_FULL__SHIFT	0x10
#define SDMA1_UTCL1_RD_STATUS__RQPG_INVREQ_FIFO_FULL__SHIFT	0x11
#define SDMA1_UTCL1_RD_STATUS__PAGE_FAULT__SHIFT	0x12
#define SDMA1_UTCL1_RD_STATUS__PAGE_NULL__SHIFT	0x13
#define SDMA1_UTCL1_RD_STATUS__REQL2_IDLE__SHIFT	0x14
#define SDMA1_UTCL1_RD_STATUS__CE_L1_STALL__SHIFT	0x15
#define SDMA1_UTCL1_RD_STATUS__NEXT_RD_VECTOR__SHIFT	0x16
#define SDMA1_UTCL1_RD_STATUS__MERGE_STATE__SHIFT	0x1a
#define SDMA1_UTCL1_RD_STATUS__ADDR_RD_RTR__SHIFT	0x1d
#define SDMA1_UTCL1_RD_STATUS__WPTR_POLLING__SHIFT	0x1e
#define SDMA1_UTCL1_RD_STATUS__INVREQ_SIZE__SHIFT	0x1f
#define SDMA1_UTCL1_RD_STATUS__RQMC_RET_ADDR_FIFO_EMPTY_MASK	0x00000001L
#define SDMA1_UTCL1_RD_STATUS__RQMC_REQ_FIFO_EMPTY_MASK	0x00000002L
#define SDMA1_UTCL1_RD_STATUS__RTPG_RET_BUF_EMPTY_MASK	0x00000004L
#define SDMA1_UTCL1_RD_STATUS__RTPG_VADDR_FIFO_EMPTY_MASK	0x00000008L
#define SDMA1_UTCL1_RD_STATUS__RQPG_HEAD_VIRT_FIFO_EMPTY_MASK	0x00000010L
#define SDMA1_UTCL1_RD_STATUS__RQPG_REDO_FIFO_EMPTY_MASK	0x00000020L
#define SDMA1_UTCL1_RD_STATUS__RQPG_REQPAGE_FIFO_EMPTY_MASK	0x00000040L
#define SDMA1_UTCL1_RD_STATUS__RQPG_XNACK_FIFO_EMPTY_MASK	0x00000080L
#define SDMA1_UTCL1_RD_STATUS__RQPG_INVREQ_FIFO_EMPTY_MASK	0x00000100L
#define SDMA1_UTCL1_RD_STATUS__RQMC_RET_ADDR_FIFO_FULL_MASK	0x00000200L
#define SDMA1_UTCL1_RD_STATUS__RQMC_REQ_FIFO_FULL_MASK	0x00000400L
#define SDMA1_UTCL1_RD_STATUS__RTPG_RET_BUF_FULL_MASK	0x00000800L
#define SDMA1_UTCL1_RD_STATUS__RTPG_VADDR_FIFO_FULL_MASK	0x00001000L
#define SDMA1_UTCL1_RD_STATUS__RQPG_HEAD_VIRT_FIFO_FULL_MASK	0x00002000L
#define SDMA1_UTCL1_RD_STATUS__RQPG_REDO_FIFO_FULL_MASK	0x00004000L
#define SDMA1_UTCL1_RD_STATUS__RQPG_REQPAGE_FIFO_FULL_MASK	0x00008000L
#define SDMA1_UTCL1_RD_STATUS__RQPG_XNACK_FIFO_FULL_MASK	0x00010000L
#define SDMA1_UTCL1_RD_STATUS__RQPG_INVREQ_FIFO_FULL_MASK	0x00020000L
#define SDMA1_UTCL1_RD_STATUS__PAGE_FAULT_MASK	0x00040000L
#define SDMA1_UTCL1_RD_STATUS__PAGE_NULL_MASK	0x00080000L
#define SDMA1_UTCL1_RD_STATUS__REQL2_IDLE_MASK	0x00100000L
#define SDMA1_UTCL1_RD_STATUS__CE_L1_STALL_MASK	0x00200000L
#define SDMA1_UTCL1_RD_STATUS__NEXT_RD_VECTOR_MASK	0x03C00000L
#define SDMA1_UTCL1_RD_STATUS__MERGE_STATE_MASK	0x1C000000L
#define SDMA1_UTCL1_RD_STATUS__ADDR_RD_RTR_MASK	0x20000000L
#define SDMA1_UTCL1_RD_STATUS__WPTR_POLLING_MASK	0x40000000L
#define SDMA1_UTCL1_RD_STATUS__INVREQ_SIZE_MASK	0x80000000L
//SDMA1_UTCL1_WR_STATUS
#define SDMA1_UTCL1_WR_STATUS__RQMC_RET_ADDR_FIFO_EMPTY__SHIFT	0x0
#define SDMA1_UTCL1_WR_STATUS__RQMC_REQ_FIFO_EMPTY__SHIFT	0x1
#define SDMA1_UTCL1_WR_STATUS__RTPG_RET_BUF_EMPTY__SHIFT	0x2
#define SDMA1_UTCL1_WR_STATUS__RTPG_VADDR_FIFO_EMPTY__SHIFT	0x3
#define SDMA1_UTCL1_WR_STATUS__RQPG_HEAD_VIRT_FIFO_EMPTY__SHIFT	0x4
#define SDMA1_UTCL1_WR_STATUS__RQPG_REDO_FIFO_EMPTY__SHIFT	0x5
#define SDMA1_UTCL1_WR_STATUS__RQPG_REQPAGE_FIFO_EMPTY__SHIFT	0x6
#define SDMA1_UTCL1_WR_STATUS__RQPG_XNACK_FIFO_EMPTY__SHIFT	0x7
#define SDMA1_UTCL1_WR_STATUS__RQPG_INVREQ_FIFO_EMPTY__SHIFT	0x8
#define SDMA1_UTCL1_WR_STATUS__RQMC_RET_ADDR_FIFO_FULL__SHIFT	0x9
#define SDMA1_UTCL1_WR_STATUS__RQMC_REQ_FIFO_FULL__SHIFT	0xa
#define SDMA1_UTCL1_WR_STATUS__RTPG_RET_BUF_FULL__SHIFT	0xb
#define SDMA1_UTCL1_WR_STATUS__RTPG_VADDR_FIFO_FULL__SHIFT	0xc
#define SDMA1_UTCL1_WR_STATUS__RQPG_HEAD_VIRT_FIFO_FULL__SHIFT	0xd
#define SDMA1_UTCL1_WR_STATUS__RQPG_REDO_FIFO_FULL__SHIFT	0xe
#define SDMA1_UTCL1_WR_STATUS__RQPG_REQPAGE_FIFO_FULL__SHIFT	0xf
#define SDMA1_UTCL1_WR_STATUS__RQPG_XNACK_FIFO_FULL__SHIFT	0x10
#define SDMA1_UTCL1_WR_STATUS__RQPG_INVREQ_FIFO_FULL__SHIFT	0x11
#define SDMA1_UTCL1_WR_STATUS__PAGE_FAULT__SHIFT	0x12
#define SDMA1_UTCL1_WR_STATUS__PAGE_NULL__SHIFT	0x13
#define SDMA1_UTCL1_WR_STATUS__REQL2_IDLE__SHIFT	0x14
#define SDMA1_UTCL1_WR_STATUS__F32_WR_RTR__SHIFT	0x15
#define SDMA1_UTCL1_WR_STATUS__NEXT_WR_VECTOR__SHIFT	0x16
#define SDMA1_UTCL1_WR_STATUS__MERGE_STATE__SHIFT	0x19
#define SDMA1_UTCL1_WR_STATUS__RPTR_DATA_FIFO_EMPTY__SHIFT	0x1c
#define SDMA1_UTCL1_WR_STATUS__RPTR_DATA_FIFO_FULL__SHIFT	0x1d
#define SDMA1_UTCL1_WR_STATUS__WRREQ_DATA_FIFO_EMPTY__SHIFT	0x1e
#define SDMA1_UTCL1_WR_STATUS__WRREQ_DATA_FIFO_FULL__SHIFT	0x1f
#define SDMA1_UTCL1_WR_STATUS__RQMC_RET_ADDR_FIFO_EMPTY_MASK	0x00000001L
#define SDMA1_UTCL1_WR_STATUS__RQMC_REQ_FIFO_EMPTY_MASK	0x00000002L
#define SDMA1_UTCL1_WR_STATUS__RTPG_RET_BUF_EMPTY_MASK	0x00000004L
#define SDMA1_UTCL1_WR_STATUS__RTPG_VADDR_FIFO_EMPTY_MASK	0x00000008L
#define SDMA1_UTCL1_WR_STATUS__RQPG_HEAD_VIRT_FIFO_EMPTY_MASK	0x00000010L
#define SDMA1_UTCL1_WR_STATUS__RQPG_REDO_FIFO_EMPTY_MASK	0x00000020L
#define SDMA1_UTCL1_WR_STATUS__RQPG_REQPAGE_FIFO_EMPTY_MASK	0x00000040L
#define SDMA1_UTCL1_WR_STATUS__RQPG_XNACK_FIFO_EMPTY_MASK	0x00000080L
#define SDMA1_UTCL1_WR_STATUS__RQPG_INVREQ_FIFO_EMPTY_MASK	0x00000100L
#define SDMA1_UTCL1_WR_STATUS__RQMC_RET_ADDR_FIFO_FULL_MASK	0x00000200L
#define SDMA1_UTCL1_WR_STATUS__RQMC_REQ_FIFO_FULL_MASK	0x00000400L
#define SDMA1_UTCL1_WR_STATUS__RTPG_RET_BUF_FULL_MASK	0x00000800L
#define SDMA1_UTCL1_WR_STATUS__RTPG_VADDR_FIFO_FULL_MASK	0x00001000L
#define SDMA1_UTCL1_WR_STATUS__RQPG_HEAD_VIRT_FIFO_FULL_MASK	0x00002000L
#define SDMA1_UTCL1_WR_STATUS__RQPG_REDO_FIFO_FULL_MASK	0x00004000L
#define SDMA1_UTCL1_WR_STATUS__RQPG_REQPAGE_FIFO_FULL_MASK	0x00008000L
#define SDMA1_UTCL1_WR_STATUS__RQPG_XNACK_FIFO_FULL_MASK	0x00010000L
#define SDMA1_UTCL1_WR_STATUS__RQPG_INVREQ_FIFO_FULL_MASK	0x00020000L
#define SDMA1_UTCL1_WR_STATUS__PAGE_FAULT_MASK	0x00040000L
#define SDMA1_UTCL1_WR_STATUS__PAGE_NULL_MASK	0x00080000L
#define SDMA1_UTCL1_WR_STATUS__REQL2_IDLE_MASK	0x00100000L
#define SDMA1_UTCL1_WR_STATUS__F32_WR_RTR_MASK	0x00200000L
#define SDMA1_UTCL1_WR_STATUS__NEXT_WR_VECTOR_MASK	0x01C00000L
#define SDMA1_UTCL1_WR_STATUS__MERGE_STATE_MASK	0x0E000000L
#define SDMA1_UTCL1_WR_STATUS__RPTR_DATA_FIFO_EMPTY_MASK	0x10000000L
#define SDMA1_UTCL1_WR_STATUS__RPTR_DATA_FIFO_FULL_MASK	0x20000000L
#define SDMA1_UTCL1_WR_STATUS__WRREQ_DATA_FIFO_EMPTY_MASK	0x40000000L
#define SDMA1_UTCL1_WR_STATUS__WRREQ_DATA_FIFO_FULL_MASK	0x80000000L
//SDMA1_UTCL1_INV0
#define SDMA1_UTCL1_INV0__INV_MIDDLE__SHIFT	0x0
#define SDMA1_UTCL1_INV0__RD_TIMEOUT__SHIFT	0x1
#define SDMA1_UTCL1_INV0__WR_TIMEOUT__SHIFT	0x2
#define SDMA1_UTCL1_INV0__RD_IN_INVADR__SHIFT	0x3
#define SDMA1_UTCL1_INV0__WR_IN_INVADR__SHIFT	0x4
#define SDMA1_UTCL1_INV0__PAGE_NULL_SW__SHIFT	0x5
#define SDMA1_UTCL1_INV0__XNACK_IS_INVADR__SHIFT	0x6
#define SDMA1_UTCL1_INV0__INVREQ_ENABLE__SHIFT	0x7
#define SDMA1_UTCL1_INV0__NACK_TIMEOUT_SW__SHIFT	0x8
#define SDMA1_UTCL1_INV0__NFLUSH_INV_IDLE__SHIFT	0x9
#define SDMA1_UTCL1_INV0__FLUSH_INV_IDLE__SHIFT	0xa
#define SDMA1_UTCL1_INV0__INV_FLUSHTYPE__SHIFT	0xb
#define SDMA1_UTCL1_INV0__INV_VMID_VEC__SHIFT	0xc
#define SDMA1_UTCL1_INV0__INV_ADDR_HI__SHIFT	0x1c
#define SDMA1_UTCL1_INV0__INV_MIDDLE_MASK	0x00000001L
#define SDMA1_UTCL1_INV0__RD_TIMEOUT_MASK	0x00000002L
#define SDMA1_UTCL1_INV0__WR_TIMEOUT_MASK	0x00000004L
#define SDMA1_UTCL1_INV0__RD_IN_INVADR_MASK	0x00000008L
#define SDMA1_UTCL1_INV0__WR_IN_INVADR_MASK	0x00000010L
#define SDMA1_UTCL1_INV0__PAGE_NULL_SW_MASK	0x00000020L
#define SDMA1_UTCL1_INV0__XNACK_IS_INVADR_MASK	0x00000040L
#define SDMA1_UTCL1_INV0__INVREQ_ENABLE_MASK	0x00000080L
#define SDMA1_UTCL1_INV0__NACK_TIMEOUT_SW_MASK	0x00000100L
#define SDMA1_UTCL1_INV0__NFLUSH_INV_IDLE_MASK	0x00000200L
#define SDMA1_UTCL1_INV0__FLUSH_INV_IDLE_MASK	0x00000400L
#define SDMA1_UTCL1_INV0__INV_FLUSHTYPE_MASK	0x00000800L
#define SDMA1_UTCL1_INV0__INV_VMID_VEC_MASK	0x0FFFF000L
#define SDMA1_UTCL1_INV0__INV_ADDR_HI_MASK	0xF0000000L
//SDMA1_UTCL1_INV1
#define SDMA1_UTCL1_INV1__INV_ADDR_LO__SHIFT	0x0
#define SDMA1_UTCL1_INV1__INV_ADDR_LO_MASK	0xFFFFFFFFL
//SDMA1_UTCL1_INV2
#define SDMA1_UTCL1_INV2__INV_NFLUSH_VMID_VEC__SHIFT	0x0
#define SDMA1_UTCL1_INV2__INV_NFLUSH_VMID_VEC_MASK	0xFFFFFFFFL
//SDMA1_UTCL1_RD_XNACK0
#define SDMA1_UTCL1_RD_XNACK0__XNACK_ADDR_LO__SHIFT	0x0
#define SDMA1_UTCL1_RD_XNACK0__XNACK_ADDR_LO_MASK	0xFFFFFFFFL
//SDMA1_UTCL1_RD_XNACK1
#define SDMA1_UTCL1_RD_XNACK1__XNACK_ADDR_HI__SHIFT	0x0
#define SDMA1_UTCL1_RD_XNACK1__XNACK_VMID__SHIFT	0x4
#define SDMA1_UTCL1_RD_XNACK1__XNACK_VECTOR__SHIFT	0x8
#define SDMA1_UTCL1_RD_XNACK1__IS_XNACK__SHIFT	0x1a
#define SDMA1_UTCL1_RD_XNACK1__XNACK_ADDR_HI_MASK	0x0000000FL
#define SDMA1_UTCL1_RD_XNACK1__XNACK_VMID_MASK	0x000000F0L
#define SDMA1_UTCL1_RD_XNACK1__XNACK_VECTOR_MASK	0x03FFFF00L
#define SDMA1_UTCL1_RD_XNACK1__IS_XNACK_MASK	0x0C000000L
//SDMA1_UTCL1_WR_XNACK0
#define SDMA1_UTCL1_WR_XNACK0__XNACK_ADDR_LO__SHIFT	0x0
#define SDMA1_UTCL1_WR_XNACK0__XNACK_ADDR_LO_MASK	0xFFFFFFFFL
//SDMA1_UTCL1_WR_XNACK1
#define SDMA1_UTCL1_WR_XNACK1__XNACK_ADDR_HI__SHIFT	0x0
#define SDMA1_UTCL1_WR_XNACK1__XNACK_VMID__SHIFT	0x4
#define SDMA1_UTCL1_WR_XNACK1__XNACK_VECTOR__SHIFT	0x8
#define SDMA1_UTCL1_WR_XNACK1__IS_XNACK__SHIFT	0x1a
#define SDMA1_UTCL1_WR_XNACK1__XNACK_ADDR_HI_MASK	0x0000000FL
#define SDMA1_UTCL1_WR_XNACK1__XNACK_VMID_MASK	0x000000F0L
#define SDMA1_UTCL1_WR_XNACK1__XNACK_VECTOR_MASK	0x03FFFF00L
#define SDMA1_UTCL1_WR_XNACK1__IS_XNACK_MASK	0x0C000000L
//SDMA1_UTCL1_TIMEOUT
#define SDMA1_UTCL1_TIMEOUT__RD_XNACK_LIMIT__SHIFT	0x0
#define SDMA1_UTCL1_TIMEOUT__WR_XNACK_LIMIT__SHIFT	0x10
#define SDMA1_UTCL1_TIMEOUT__RD_XNACK_LIMIT_MASK	0x0000FFFFL
#define SDMA1_UTCL1_TIMEOUT__WR_XNACK_LIMIT_MASK	0xFFFF0000L
//SDMA1_UTCL1_PAGE
#define SDMA1_UTCL1_PAGE__VM_HOLE__SHIFT	0x0
#define SDMA1_UTCL1_PAGE__REQ_TYPE__SHIFT	0x1
#define SDMA1_UTCL1_PAGE__USE_MTYPE__SHIFT	0x6
#define SDMA1_UTCL1_PAGE__USE_PT_SNOOP__SHIFT	0x9
#define SDMA1_UTCL1_PAGE__VM_HOLE_MASK	0x00000001L
#define SDMA1_UTCL1_PAGE__REQ_TYPE_MASK	0x0000001EL
#define SDMA1_UTCL1_PAGE__USE_MTYPE_MASK	0x000001C0L
#define SDMA1_UTCL1_PAGE__USE_PT_SNOOP_MASK	0x00000200L
//SDMA1_POWER_CNTL_IDLE
#define SDMA1_POWER_CNTL_IDLE__DELAY0__SHIFT	0x0
#define SDMA1_POWER_CNTL_IDLE__DELAY1__SHIFT	0x10
#define SDMA1_POWER_CNTL_IDLE__DELAY2__SHIFT	0x18
#define SDMA1_POWER_CNTL_IDLE__DELAY0_MASK	0x0000FFFFL
#define SDMA1_POWER_CNTL_IDLE__DELAY1_MASK	0x00FF0000L
#define SDMA1_POWER_CNTL_IDLE__DELAY2_MASK	0xFF000000L
//SDMA1_RELAX_ORDERING_LUT
#define SDMA1_RELAX_ORDERING_LUT__RESERVED0__SHIFT	0x0
#define SDMA1_RELAX_ORDERING_LUT__COPY__SHIFT	0x1
#define SDMA1_RELAX_ORDERING_LUT__WRITE__SHIFT	0x2
#define SDMA1_RELAX_ORDERING_LUT__RESERVED3__SHIFT	0x3
#define SDMA1_RELAX_ORDERING_LUT__RESERVED4__SHIFT	0x4
#define SDMA1_RELAX_ORDERING_LUT__FENCE__SHIFT	0x5
#define SDMA1_RELAX_ORDERING_LUT__RESERVED76__SHIFT	0x6
#define SDMA1_RELAX_ORDERING_LUT__POLL_MEM__SHIFT	0x8
#define SDMA1_RELAX_ORDERING_LUT__COND_EXE__SHIFT	0x9
#define SDMA1_RELAX_ORDERING_LUT__ATOMIC__SHIFT	0xa
#define SDMA1_RELAX_ORDERING_LUT__CONST_FILL__SHIFT	0xb
#define SDMA1_RELAX_ORDERING_LUT__PTEPDE__SHIFT	0xc
#define SDMA1_RELAX_ORDERING_LUT__TIMESTAMP__SHIFT	0xd
#define SDMA1_RELAX_ORDERING_LUT__RESERVED__SHIFT	0xe
#define SDMA1_RELAX_ORDERING_LUT__WORLD_SWITCH__SHIFT	0x1b
#define SDMA1_RELAX_ORDERING_LUT__RPTR_WRB__SHIFT	0x1c
#define SDMA1_RELAX_ORDERING_LUT__WPTR_POLL__SHIFT	0x1d
#define SDMA1_RELAX_ORDERING_LUT__IB_FETCH__SHIFT	0x1e
#define SDMA1_RELAX_ORDERING_LUT__RB_FETCH__SHIFT	0x1f
#define SDMA1_RELAX_ORDERING_LUT__RESERVED0_MASK	0x00000001L
#define SDMA1_RELAX_ORDERING_LUT__COPY_MASK	0x00000002L
#define SDMA1_RELAX_ORDERING_LUT__WRITE_MASK	0x00000004L
#define SDMA1_RELAX_ORDERING_LUT__RESERVED3_MASK	0x00000008L
#define SDMA1_RELAX_ORDERING_LUT__RESERVED4_MASK	0x00000010L
#define SDMA1_RELAX_ORDERING_LUT__FENCE_MASK	0x00000020L
#define SDMA1_RELAX_ORDERING_LUT__RESERVED76_MASK	0x000000C0L
#define SDMA1_RELAX_ORDERING_LUT__POLL_MEM_MASK	0x00000100L
#define SDMA1_RELAX_ORDERING_LUT__COND_EXE_MASK	0x00000200L
#define SDMA1_RELAX_ORDERING_LUT__ATOMIC_MASK	0x00000400L
#define SDMA1_RELAX_ORDERING_LUT__CONST_FILL_MASK	0x00000800L
#define SDMA1_RELAX_ORDERING_LUT__PTEPDE_MASK	0x00001000L
#define SDMA1_RELAX_ORDERING_LUT__TIMESTAMP_MASK	0x00002000L
#define SDMA1_RELAX_ORDERING_LUT__RESERVED_MASK	0x07FFC000L
#define SDMA1_RELAX_ORDERING_LUT__WORLD_SWITCH_MASK	0x08000000L
#define SDMA1_RELAX_ORDERING_LUT__RPTR_WRB_MASK	0x10000000L
#define SDMA1_RELAX_ORDERING_LUT__WPTR_POLL_MASK	0x20000000L
#define SDMA1_RELAX_ORDERING_LUT__IB_FETCH_MASK	0x40000000L
#define SDMA1_RELAX_ORDERING_LUT__RB_FETCH_MASK	0x80000000L
//SDMA1_CHICKEN_BITS_2
#define SDMA1_CHICKEN_BITS_2__F32_CMD_PROC_DELAY__SHIFT	0x0
#define SDMA1_CHICKEN_BITS_2__F32_CMD_PROC_DELAY_MASK	0x0000000FL
//SDMA1_STATUS3_REG
#define SDMA1_STATUS3_REG__CMD_OP_STATUS__SHIFT	0x0
#define SDMA1_STATUS3_REG__PREV_VM_CMD__SHIFT	0x10
#define SDMA1_STATUS3_REG__EXCEPTION_IDLE__SHIFT	0x14
#define SDMA1_STATUS3_REG__CMD_OP_STATUS_MASK	0x0000FFFFL
#define SDMA1_STATUS3_REG__PREV_VM_CMD_MASK	0x000F0000L
#define SDMA1_STATUS3_REG__EXCEPTION_IDLE_MASK	0x00100000L
//SDMA1_PHYSICAL_ADDR_LO
#define SDMA1_PHYSICAL_ADDR_LO__D_VALID__SHIFT	0x0
#define SDMA1_PHYSICAL_ADDR_LO__DIRTY__SHIFT	0x1
#define SDMA1_PHYSICAL_ADDR_LO__PHY_VALID__SHIFT	0x2
#define SDMA1_PHYSICAL_ADDR_LO__ADDR__SHIFT	0xc
#define SDMA1_PHYSICAL_ADDR_LO__D_VALID_MASK	0x00000001L
#define SDMA1_PHYSICAL_ADDR_LO__DIRTY_MASK	0x00000002L
#define SDMA1_PHYSICAL_ADDR_LO__PHY_VALID_MASK	0x00000004L
#define SDMA1_PHYSICAL_ADDR_LO__ADDR_MASK	0xFFFFF000L
//SDMA1_PHYSICAL_ADDR_HI
#define SDMA1_PHYSICAL_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_PHYSICAL_ADDR_HI__ADDR_MASK	0x0000FFFFL
//SDMA1_PHASE2_QUANTUM
#define SDMA1_PHASE2_QUANTUM__UNIT__SHIFT	0x0
#define SDMA1_PHASE2_QUANTUM__VALUE__SHIFT	0x8
#define SDMA1_PHASE2_QUANTUM__PREFER__SHIFT	0x1e
#define SDMA1_PHASE2_QUANTUM__UNIT_MASK	0x0000000FL
#define SDMA1_PHASE2_QUANTUM__VALUE_MASK	0x00FFFF00L
#define SDMA1_PHASE2_QUANTUM__PREFER_MASK	0x40000000L
//SDMA1_ERROR_LOG
#define SDMA1_ERROR_LOG__OVERRIDE__SHIFT	0x0
#define SDMA1_ERROR_LOG__STATUS__SHIFT	0x10
#define SDMA1_ERROR_LOG__OVERRIDE_MASK	0x0000FFFFL
#define SDMA1_ERROR_LOG__STATUS_MASK	0xFFFF0000L
//SDMA1_PUB_DUMMY_REG0
#define SDMA1_PUB_DUMMY_REG0__VALUE__SHIFT	0x0
#define SDMA1_PUB_DUMMY_REG0__VALUE_MASK	0xFFFFFFFFL
//SDMA1_PUB_DUMMY_REG1
#define SDMA1_PUB_DUMMY_REG1__VALUE__SHIFT	0x0
#define SDMA1_PUB_DUMMY_REG1__VALUE_MASK	0xFFFFFFFFL
//SDMA1_PUB_DUMMY_REG2
#define SDMA1_PUB_DUMMY_REG2__VALUE__SHIFT	0x0
#define SDMA1_PUB_DUMMY_REG2__VALUE_MASK	0xFFFFFFFFL
//SDMA1_PUB_DUMMY_REG3
#define SDMA1_PUB_DUMMY_REG3__VALUE__SHIFT	0x0
#define SDMA1_PUB_DUMMY_REG3__VALUE_MASK	0xFFFFFFFFL
//SDMA1_F32_COUNTER
#define SDMA1_F32_COUNTER__VALUE__SHIFT	0x0
#define SDMA1_F32_COUNTER__VALUE_MASK	0xFFFFFFFFL
//SDMA1_UNBREAKABLE
#define SDMA1_UNBREAKABLE__VALUE__SHIFT	0x0
#define SDMA1_UNBREAKABLE__VALUE_MASK	0x00000001L
//SDMA1_PERFMON_CNTL
#define SDMA1_PERFMON_CNTL__PERF_ENABLE0__SHIFT	0x0
#define SDMA1_PERFMON_CNTL__PERF_CLEAR0__SHIFT	0x1
#define SDMA1_PERFMON_CNTL__PERF_SEL0__SHIFT	0x2
#define SDMA1_PERFMON_CNTL__PERF_ENABLE1__SHIFT	0xa
#define SDMA1_PERFMON_CNTL__PERF_CLEAR1__SHIFT	0xb
#define SDMA1_PERFMON_CNTL__PERF_SEL1__SHIFT	0xc
#define SDMA1_PERFMON_CNTL__PERF_ENABLE0_MASK	0x00000001L
#define SDMA1_PERFMON_CNTL__PERF_CLEAR0_MASK	0x00000002L
#define SDMA1_PERFMON_CNTL__PERF_SEL0_MASK	0x000003FCL
#define SDMA1_PERFMON_CNTL__PERF_ENABLE1_MASK	0x00000400L
#define SDMA1_PERFMON_CNTL__PERF_CLEAR1_MASK	0x00000800L
#define SDMA1_PERFMON_CNTL__PERF_SEL1_MASK	0x000FF000L
//SDMA1_PERFCOUNTER0_RESULT
#define SDMA1_PERFCOUNTER0_RESULT__PERF_COUNT__SHIFT	0x0
#define SDMA1_PERFCOUNTER0_RESULT__PERF_COUNT_MASK	0xFFFFFFFFL
//SDMA1_PERFCOUNTER1_RESULT
#define SDMA1_PERFCOUNTER1_RESULT__PERF_COUNT__SHIFT	0x0
#define SDMA1_PERFCOUNTER1_RESULT__PERF_COUNT_MASK	0xFFFFFFFFL
//SDMA1_PERFCOUNTER_TAG_DELAY_RANGE
#define SDMA1_PERFCOUNTER_TAG_DELAY_RANGE__RANGE_LOW__SHIFT	0x0
#define SDMA1_PERFCOUNTER_TAG_DELAY_RANGE__RANGE_HIGH__SHIFT	0xe
#define SDMA1_PERFCOUNTER_TAG_DELAY_RANGE__SELECT_RW__SHIFT	0x1c
#define SDMA1_PERFCOUNTER_TAG_DELAY_RANGE__RANGE_LOW_MASK	0x00003FFFL
#define SDMA1_PERFCOUNTER_TAG_DELAY_RANGE__RANGE_HIGH_MASK	0x0FFFC000L
#define SDMA1_PERFCOUNTER_TAG_DELAY_RANGE__SELECT_RW_MASK	0x10000000L
//SDMA1_CRD_CNTL
#define SDMA1_CRD_CNTL__MC_WRREQ_CREDIT__SHIFT	0x7
#define SDMA1_CRD_CNTL__MC_RDREQ_CREDIT__SHIFT	0xd
#define SDMA1_CRD_CNTL__MC_WRREQ_CREDIT_MASK	0x00001F80L
#define SDMA1_CRD_CNTL__MC_RDREQ_CREDIT_MASK	0x0007E000L
//SDMA1_MMHUB_TRUSTLVL
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG0__SHIFT	0x0
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG1__SHIFT	0x3
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG2__SHIFT	0x6
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG3__SHIFT	0x9
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG4__SHIFT	0xc
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG5__SHIFT	0xf
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG6__SHIFT	0x12
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG7__SHIFT	0x15
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG0_MASK	0x00000007L
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG1_MASK	0x00000038L
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG2_MASK	0x000001C0L
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG3_MASK	0x00000E00L
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG4_MASK	0x00007000L
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG5_MASK	0x00038000L
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG6_MASK	0x001C0000L
#define SDMA1_MMHUB_TRUSTLVL__SECFLAG7_MASK	0x00E00000L
//SDMA1_GPU_IOV_VIOLATION_LOG
#define SDMA1_GPU_IOV_VIOLATION_LOG__VIOLATION_STATUS__SHIFT	0x0
#define SDMA1_GPU_IOV_VIOLATION_LOG__MULTIPLE_VIOLATION_STATUS__SHIFT	0x1
#define SDMA1_GPU_IOV_VIOLATION_LOG__ADDRESS__SHIFT	0x2
#define SDMA1_GPU_IOV_VIOLATION_LOG__WRITE_OPERATION__SHIFT	0x12
#define SDMA1_GPU_IOV_VIOLATION_LOG__VF__SHIFT	0x13
#define SDMA1_GPU_IOV_VIOLATION_LOG__VFID__SHIFT	0x14
#define SDMA1_GPU_IOV_VIOLATION_LOG__INITIATOR_ID__SHIFT	0x18
#define SDMA1_GPU_IOV_VIOLATION_LOG__VIOLATION_STATUS_MASK	0x00000001L
#define SDMA1_GPU_IOV_VIOLATION_LOG__MULTIPLE_VIOLATION_STATUS_MASK	0x00000002L
#define SDMA1_GPU_IOV_VIOLATION_LOG__ADDRESS_MASK	0x0003FFFCL
#define SDMA1_GPU_IOV_VIOLATION_LOG__WRITE_OPERATION_MASK	0x00040000L
#define SDMA1_GPU_IOV_VIOLATION_LOG__VF_MASK	0x00080000L
#define SDMA1_GPU_IOV_VIOLATION_LOG__VFID_MASK	0x00F00000L
#define SDMA1_GPU_IOV_VIOLATION_LOG__INITIATOR_ID_MASK	0xFF000000L
//SDMA1_ULV_CNTL
#define SDMA1_ULV_CNTL__HYSTERESIS__SHIFT	0x0
#define SDMA1_ULV_CNTL__ENTER_ULV_INT__SHIFT	0x1d
#define SDMA1_ULV_CNTL__EXIT_ULV_INT__SHIFT	0x1e
#define SDMA1_ULV_CNTL__ULV_STATUS__SHIFT	0x1f
#define SDMA1_ULV_CNTL__HYSTERESIS_MASK	0x0000001FL
#define SDMA1_ULV_CNTL__ENTER_ULV_INT_MASK	0x20000000L
#define SDMA1_ULV_CNTL__EXIT_ULV_INT_MASK	0x40000000L
#define SDMA1_ULV_CNTL__ULV_STATUS_MASK	0x80000000L
//SDMA1_EA_DBIT_ADDR_DATA
#define SDMA1_EA_DBIT_ADDR_DATA__VALUE__SHIFT	0x0
#define SDMA1_EA_DBIT_ADDR_DATA__VALUE_MASK	0xFFFFFFFFL
//SDMA1_EA_DBIT_ADDR_INDEX
#define SDMA1_EA_DBIT_ADDR_INDEX__VALUE__SHIFT	0x0
#define SDMA1_EA_DBIT_ADDR_INDEX__VALUE_MASK	0x00000007L
//SDMA1_GFX_RB_CNTL
#define SDMA1_GFX_RB_CNTL__RB_ENABLE__SHIFT	0x0
#define SDMA1_GFX_RB_CNTL__RB_SIZE__SHIFT	0x1
#define SDMA1_GFX_RB_CNTL__RB_SWAP_ENABLE__SHIFT	0x9
#define SDMA1_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT	0xc
#define SDMA1_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE__SHIFT	0xd
#define SDMA1_GFX_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT	0x10
#define SDMA1_GFX_RB_CNTL__RB_PRIV__SHIFT	0x17
#define SDMA1_GFX_RB_CNTL__RB_VMID__SHIFT	0x18
#define SDMA1_GFX_RB_CNTL__RB_ENABLE_MASK	0x00000001L
#define SDMA1_GFX_RB_CNTL__RB_SIZE_MASK	0x0000007EL
#define SDMA1_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK	0x00000200L
#define SDMA1_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK	0x00001000L
#define SDMA1_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK	0x00002000L
#define SDMA1_GFX_RB_CNTL__RPTR_WRITEBACK_TIMER_MASK	0x001F0000L
#define SDMA1_GFX_RB_CNTL__RB_PRIV_MASK	0x00800000L
#define SDMA1_GFX_RB_CNTL__RB_VMID_MASK	0x0F000000L
//SDMA1_GFX_RB_BASE
#define SDMA1_GFX_RB_BASE__ADDR__SHIFT	0x0
#define SDMA1_GFX_RB_BASE__ADDR_MASK	0xFFFFFFFFL
//SDMA1_GFX_RB_BASE_HI
#define SDMA1_GFX_RB_BASE_HI__ADDR__SHIFT	0x0
#define SDMA1_GFX_RB_BASE_HI__ADDR_MASK	0x00FFFFFFL
//SDMA1_GFX_RB_RPTR
#define SDMA1_GFX_RB_RPTR__OFFSET__SHIFT	0x0
#define SDMA1_GFX_RB_RPTR__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_GFX_RB_RPTR_HI
#define SDMA1_GFX_RB_RPTR_HI__OFFSET__SHIFT	0x0
#define SDMA1_GFX_RB_RPTR_HI__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_GFX_RB_WPTR
#define SDMA1_GFX_RB_WPTR__OFFSET__SHIFT	0x0
#define SDMA1_GFX_RB_WPTR__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_GFX_RB_WPTR_HI
#define SDMA1_GFX_RB_WPTR_HI__OFFSET__SHIFT	0x0
#define SDMA1_GFX_RB_WPTR_HI__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_GFX_RB_WPTR_POLL_CNTL
#define SDMA1_GFX_RB_WPTR_POLL_CNTL__ENABLE__SHIFT	0x0
#define SDMA1_GFX_RB_WPTR_POLL_CNTL__SWAP_ENABLE__SHIFT	0x1
#define SDMA1_GFX_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE__SHIFT	0x2
#define SDMA1_GFX_RB_WPTR_POLL_CNTL__FREQUENCY__SHIFT	0x4
#define SDMA1_GFX_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT	0x10
#define SDMA1_GFX_RB_WPTR_POLL_CNTL__ENABLE_MASK	0x00000001L
#define SDMA1_GFX_RB_WPTR_POLL_CNTL__SWAP_ENABLE_MASK	0x00000002L
#define SDMA1_GFX_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE_MASK	0x00000004L
#define SDMA1_GFX_RB_WPTR_POLL_CNTL__FREQUENCY_MASK	0x0000FFF0L
#define SDMA1_GFX_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK	0xFFFF0000L
//SDMA1_GFX_RB_RPTR_ADDR_HI
#define SDMA1_GFX_RB_RPTR_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_GFX_RB_RPTR_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_GFX_RB_RPTR_ADDR_LO
#define SDMA1_GFX_RB_RPTR_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_GFX_RB_RPTR_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_GFX_IB_CNTL
#define SDMA1_GFX_IB_CNTL__IB_ENABLE__SHIFT	0x0
#define SDMA1_GFX_IB_CNTL__IB_SWAP_ENABLE__SHIFT	0x4
#define SDMA1_GFX_IB_CNTL__SWITCH_INSIDE_IB__SHIFT	0x8
#define SDMA1_GFX_IB_CNTL__CMD_VMID__SHIFT	0x10
#define SDMA1_GFX_IB_CNTL__IB_ENABLE_MASK	0x00000001L
#define SDMA1_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK	0x00000010L
#define SDMA1_GFX_IB_CNTL__SWITCH_INSIDE_IB_MASK	0x00000100L
#define SDMA1_GFX_IB_CNTL__CMD_VMID_MASK	0x000F0000L
//SDMA1_GFX_IB_RPTR
#define SDMA1_GFX_IB_RPTR__OFFSET__SHIFT	0x2
#define SDMA1_GFX_IB_RPTR__OFFSET_MASK	0x003FFFFCL
//SDMA1_GFX_IB_OFFSET
#define SDMA1_GFX_IB_OFFSET__OFFSET__SHIFT	0x2
#define SDMA1_GFX_IB_OFFSET__OFFSET_MASK	0x003FFFFCL
//SDMA1_GFX_IB_BASE_LO
#define SDMA1_GFX_IB_BASE_LO__ADDR__SHIFT	0x5
#define SDMA1_GFX_IB_BASE_LO__ADDR_MASK	0xFFFFFFE0L
//SDMA1_GFX_IB_BASE_HI
#define SDMA1_GFX_IB_BASE_HI__ADDR__SHIFT	0x0
#define SDMA1_GFX_IB_BASE_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_GFX_IB_SIZE
#define SDMA1_GFX_IB_SIZE__SIZE__SHIFT	0x0
#define SDMA1_GFX_IB_SIZE__SIZE_MASK	0x000FFFFFL
//SDMA1_GFX_SKIP_CNTL
#define SDMA1_GFX_SKIP_CNTL__SKIP_COUNT__SHIFT	0x0
#define SDMA1_GFX_SKIP_CNTL__SKIP_COUNT_MASK	0x00003FFFL
//SDMA1_GFX_CONTEXT_STATUS
#define SDMA1_GFX_CONTEXT_STATUS__SELECTED__SHIFT	0x0
#define SDMA1_GFX_CONTEXT_STATUS__IDLE__SHIFT	0x2
#define SDMA1_GFX_CONTEXT_STATUS__EXPIRED__SHIFT	0x3
#define SDMA1_GFX_CONTEXT_STATUS__EXCEPTION__SHIFT	0x4
#define SDMA1_GFX_CONTEXT_STATUS__CTXSW_ABLE__SHIFT	0x7
#define SDMA1_GFX_CONTEXT_STATUS__CTXSW_READY__SHIFT	0x8
#define SDMA1_GFX_CONTEXT_STATUS__PREEMPTED__SHIFT	0x9
#define SDMA1_GFX_CONTEXT_STATUS__PREEMPT_DISABLE__SHIFT	0xa
#define SDMA1_GFX_CONTEXT_STATUS__SELECTED_MASK	0x00000001L
#define SDMA1_GFX_CONTEXT_STATUS__IDLE_MASK	0x00000004L
#define SDMA1_GFX_CONTEXT_STATUS__EXPIRED_MASK	0x00000008L
#define SDMA1_GFX_CONTEXT_STATUS__EXCEPTION_MASK	0x00000070L
#define SDMA1_GFX_CONTEXT_STATUS__CTXSW_ABLE_MASK	0x00000080L
#define SDMA1_GFX_CONTEXT_STATUS__CTXSW_READY_MASK	0x00000100L
#define SDMA1_GFX_CONTEXT_STATUS__PREEMPTED_MASK	0x00000200L
#define SDMA1_GFX_CONTEXT_STATUS__PREEMPT_DISABLE_MASK	0x00000400L
//SDMA1_GFX_DOORBELL
#define SDMA1_GFX_DOORBELL__ENABLE__SHIFT	0x1c
#define SDMA1_GFX_DOORBELL__CAPTURED__SHIFT	0x1e
#define SDMA1_GFX_DOORBELL__ENABLE_MASK	0x10000000L
#define SDMA1_GFX_DOORBELL__CAPTURED_MASK	0x40000000L
//SDMA1_GFX_CONTEXT_CNTL
#define SDMA1_GFX_CONTEXT_CNTL__RESUME_CTX__SHIFT	0x10
#define SDMA1_GFX_CONTEXT_CNTL__RESUME_CTX_MASK	0x00010000L
//SDMA1_GFX_STATUS
#define SDMA1_GFX_STATUS__WPTR_UPDATE_FAIL_COUNT__SHIFT	0x0
#define SDMA1_GFX_STATUS__WPTR_UPDATE_PENDING__SHIFT	0x8
#define SDMA1_GFX_STATUS__WPTR_UPDATE_FAIL_COUNT_MASK	0x000000FFL
#define SDMA1_GFX_STATUS__WPTR_UPDATE_PENDING_MASK	0x00000100L
//SDMA1_GFX_DOORBELL_LOG
#define SDMA1_GFX_DOORBELL_LOG__BE_ERROR__SHIFT	0x0
#define SDMA1_GFX_DOORBELL_LOG__DATA__SHIFT	0x2
#define SDMA1_GFX_DOORBELL_LOG__BE_ERROR_MASK	0x00000001L
#define SDMA1_GFX_DOORBELL_LOG__DATA_MASK	0xFFFFFFFCL
//SDMA1_GFX_WATERMARK
#define SDMA1_GFX_WATERMARK__RD_OUTSTANDING__SHIFT	0x0
#define SDMA1_GFX_WATERMARK__WR_OUTSTANDING__SHIFT	0x10
#define SDMA1_GFX_WATERMARK__RD_OUTSTANDING_MASK	0x00000FFFL
#define SDMA1_GFX_WATERMARK__WR_OUTSTANDING_MASK	0x03FF0000L
//SDMA1_GFX_DOORBELL_OFFSET
#define SDMA1_GFX_DOORBELL_OFFSET__OFFSET__SHIFT	0x2
#define SDMA1_GFX_DOORBELL_OFFSET__OFFSET_MASK	0x0FFFFFFCL
//SDMA1_GFX_CSA_ADDR_LO
#define SDMA1_GFX_CSA_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_GFX_CSA_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_GFX_CSA_ADDR_HI
#define SDMA1_GFX_CSA_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_GFX_CSA_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_GFX_IB_SUB_REMAIN
#define SDMA1_GFX_IB_SUB_REMAIN__SIZE__SHIFT	0x0
#define SDMA1_GFX_IB_SUB_REMAIN__SIZE_MASK	0x00003FFFL
//SDMA1_GFX_PREEMPT
#define SDMA1_GFX_PREEMPT__IB_PREEMPT__SHIFT	0x0
#define SDMA1_GFX_PREEMPT__IB_PREEMPT_MASK	0x00000001L
//SDMA1_GFX_DUMMY_REG
#define SDMA1_GFX_DUMMY_REG__DUMMY__SHIFT	0x0
#define SDMA1_GFX_DUMMY_REG__DUMMY_MASK	0xFFFFFFFFL
//SDMA1_GFX_RB_WPTR_POLL_ADDR_HI
#define SDMA1_GFX_RB_WPTR_POLL_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_GFX_RB_WPTR_POLL_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_GFX_RB_WPTR_POLL_ADDR_LO
#define SDMA1_GFX_RB_WPTR_POLL_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_GFX_RB_WPTR_POLL_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_GFX_RB_AQL_CNTL
#define SDMA1_GFX_RB_AQL_CNTL__AQL_ENABLE__SHIFT	0x0
#define SDMA1_GFX_RB_AQL_CNTL__AQL_PACKET_SIZE__SHIFT	0x1
#define SDMA1_GFX_RB_AQL_CNTL__PACKET_STEP__SHIFT	0x8
#define SDMA1_GFX_RB_AQL_CNTL__AQL_ENABLE_MASK	0x00000001L
#define SDMA1_GFX_RB_AQL_CNTL__AQL_PACKET_SIZE_MASK	0x000000FEL
#define SDMA1_GFX_RB_AQL_CNTL__PACKET_STEP_MASK	0x0000FF00L
//SDMA1_GFX_MINOR_PTR_UPDATE
#define SDMA1_GFX_MINOR_PTR_UPDATE__ENABLE__SHIFT	0x0
#define SDMA1_GFX_MINOR_PTR_UPDATE__ENABLE_MASK	0x00000001L
//SDMA1_GFX_MIDCMD_DATA0
#define SDMA1_GFX_MIDCMD_DATA0__DATA0__SHIFT	0x0
#define SDMA1_GFX_MIDCMD_DATA0__DATA0_MASK	0xFFFFFFFFL
//SDMA1_GFX_MIDCMD_DATA1
#define SDMA1_GFX_MIDCMD_DATA1__DATA1__SHIFT	0x0
#define SDMA1_GFX_MIDCMD_DATA1__DATA1_MASK	0xFFFFFFFFL
//SDMA1_GFX_MIDCMD_DATA2
#define SDMA1_GFX_MIDCMD_DATA2__DATA2__SHIFT	0x0
#define SDMA1_GFX_MIDCMD_DATA2__DATA2_MASK	0xFFFFFFFFL
//SDMA1_GFX_MIDCMD_DATA3
#define SDMA1_GFX_MIDCMD_DATA3__DATA3__SHIFT	0x0
#define SDMA1_GFX_MIDCMD_DATA3__DATA3_MASK	0xFFFFFFFFL
//SDMA1_GFX_MIDCMD_DATA4
#define SDMA1_GFX_MIDCMD_DATA4__DATA4__SHIFT	0x0
#define SDMA1_GFX_MIDCMD_DATA4__DATA4_MASK	0xFFFFFFFFL
//SDMA1_GFX_MIDCMD_DATA5
#define SDMA1_GFX_MIDCMD_DATA5__DATA5__SHIFT	0x0
#define SDMA1_GFX_MIDCMD_DATA5__DATA5_MASK	0xFFFFFFFFL
//SDMA1_GFX_MIDCMD_DATA6
#define SDMA1_GFX_MIDCMD_DATA6__DATA6__SHIFT	0x0
#define SDMA1_GFX_MIDCMD_DATA6__DATA6_MASK	0xFFFFFFFFL
//SDMA1_GFX_MIDCMD_DATA7
#define SDMA1_GFX_MIDCMD_DATA7__DATA7__SHIFT	0x0
#define SDMA1_GFX_MIDCMD_DATA7__DATA7_MASK	0xFFFFFFFFL
//SDMA1_GFX_MIDCMD_DATA8
#define SDMA1_GFX_MIDCMD_DATA8__DATA8__SHIFT	0x0
#define SDMA1_GFX_MIDCMD_DATA8__DATA8_MASK	0xFFFFFFFFL
//SDMA1_GFX_MIDCMD_CNTL
#define SDMA1_GFX_MIDCMD_CNTL__DATA_VALID__SHIFT	0x0
#define SDMA1_GFX_MIDCMD_CNTL__COPY_MODE__SHIFT	0x1
#define SDMA1_GFX_MIDCMD_CNTL__SPLIT_STATE__SHIFT	0x4
#define SDMA1_GFX_MIDCMD_CNTL__ALLOW_PREEMPT__SHIFT	0x8
#define SDMA1_GFX_MIDCMD_CNTL__DATA_VALID_MASK	0x00000001L
#define SDMA1_GFX_MIDCMD_CNTL__COPY_MODE_MASK	0x00000002L
#define SDMA1_GFX_MIDCMD_CNTL__SPLIT_STATE_MASK	0x000000F0L
#define SDMA1_GFX_MIDCMD_CNTL__ALLOW_PREEMPT_MASK	0x00000100L
//SDMA1_PAGE_RB_CNTL
#define SDMA1_PAGE_RB_CNTL__RB_ENABLE__SHIFT	0x0
#define SDMA1_PAGE_RB_CNTL__RB_SIZE__SHIFT	0x1
#define SDMA1_PAGE_RB_CNTL__RB_SWAP_ENABLE__SHIFT	0x9
#define SDMA1_PAGE_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT	0xc
#define SDMA1_PAGE_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE__SHIFT	0xd
#define SDMA1_PAGE_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT	0x10
#define SDMA1_PAGE_RB_CNTL__RB_PRIV__SHIFT	0x17
#define SDMA1_PAGE_RB_CNTL__RB_VMID__SHIFT	0x18
#define SDMA1_PAGE_RB_CNTL__RB_ENABLE_MASK	0x00000001L
#define SDMA1_PAGE_RB_CNTL__RB_SIZE_MASK	0x0000007EL
#define SDMA1_PAGE_RB_CNTL__RB_SWAP_ENABLE_MASK	0x00000200L
#define SDMA1_PAGE_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK	0x00001000L
#define SDMA1_PAGE_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK	0x00002000L
#define SDMA1_PAGE_RB_CNTL__RPTR_WRITEBACK_TIMER_MASK	0x001F0000L
#define SDMA1_PAGE_RB_CNTL__RB_PRIV_MASK	0x00800000L
#define SDMA1_PAGE_RB_CNTL__RB_VMID_MASK	0x0F000000L
//SDMA1_PAGE_RB_BASE
#define SDMA1_PAGE_RB_BASE__ADDR__SHIFT	0x0
#define SDMA1_PAGE_RB_BASE__ADDR_MASK	0xFFFFFFFFL
//SDMA1_PAGE_RB_BASE_HI
#define SDMA1_PAGE_RB_BASE_HI__ADDR__SHIFT	0x0
#define SDMA1_PAGE_RB_BASE_HI__ADDR_MASK	0x00FFFFFFL
//SDMA1_PAGE_RB_RPTR
#define SDMA1_PAGE_RB_RPTR__OFFSET__SHIFT	0x0
#define SDMA1_PAGE_RB_RPTR__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_PAGE_RB_RPTR_HI
#define SDMA1_PAGE_RB_RPTR_HI__OFFSET__SHIFT	0x0
#define SDMA1_PAGE_RB_RPTR_HI__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_PAGE_RB_WPTR
#define SDMA1_PAGE_RB_WPTR__OFFSET__SHIFT	0x0
#define SDMA1_PAGE_RB_WPTR__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_PAGE_RB_WPTR_HI
#define SDMA1_PAGE_RB_WPTR_HI__OFFSET__SHIFT	0x0
#define SDMA1_PAGE_RB_WPTR_HI__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_PAGE_RB_WPTR_POLL_CNTL
#define SDMA1_PAGE_RB_WPTR_POLL_CNTL__ENABLE__SHIFT	0x0
#define SDMA1_PAGE_RB_WPTR_POLL_CNTL__SWAP_ENABLE__SHIFT	0x1
#define SDMA1_PAGE_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE__SHIFT	0x2
#define SDMA1_PAGE_RB_WPTR_POLL_CNTL__FREQUENCY__SHIFT	0x4
#define SDMA1_PAGE_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT	0x10
#define SDMA1_PAGE_RB_WPTR_POLL_CNTL__ENABLE_MASK	0x00000001L
#define SDMA1_PAGE_RB_WPTR_POLL_CNTL__SWAP_ENABLE_MASK	0x00000002L
#define SDMA1_PAGE_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE_MASK	0x00000004L
#define SDMA1_PAGE_RB_WPTR_POLL_CNTL__FREQUENCY_MASK	0x0000FFF0L
#define SDMA1_PAGE_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK	0xFFFF0000L
//SDMA1_PAGE_RB_RPTR_ADDR_HI
#define SDMA1_PAGE_RB_RPTR_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_PAGE_RB_RPTR_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_PAGE_RB_RPTR_ADDR_LO
#define SDMA1_PAGE_RB_RPTR_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_PAGE_RB_RPTR_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_PAGE_IB_CNTL
#define SDMA1_PAGE_IB_CNTL__IB_ENABLE__SHIFT	0x0
#define SDMA1_PAGE_IB_CNTL__IB_SWAP_ENABLE__SHIFT	0x4
#define SDMA1_PAGE_IB_CNTL__SWITCH_INSIDE_IB__SHIFT	0x8
#define SDMA1_PAGE_IB_CNTL__CMD_VMID__SHIFT	0x10
#define SDMA1_PAGE_IB_CNTL__IB_ENABLE_MASK	0x00000001L
#define SDMA1_PAGE_IB_CNTL__IB_SWAP_ENABLE_MASK	0x00000010L
#define SDMA1_PAGE_IB_CNTL__SWITCH_INSIDE_IB_MASK	0x00000100L
#define SDMA1_PAGE_IB_CNTL__CMD_VMID_MASK	0x000F0000L
//SDMA1_PAGE_IB_RPTR
#define SDMA1_PAGE_IB_RPTR__OFFSET__SHIFT	0x2
#define SDMA1_PAGE_IB_RPTR__OFFSET_MASK	0x003FFFFCL
//SDMA1_PAGE_IB_OFFSET
#define SDMA1_PAGE_IB_OFFSET__OFFSET__SHIFT	0x2
#define SDMA1_PAGE_IB_OFFSET__OFFSET_MASK	0x003FFFFCL
//SDMA1_PAGE_IB_BASE_LO
#define SDMA1_PAGE_IB_BASE_LO__ADDR__SHIFT	0x5
#define SDMA1_PAGE_IB_BASE_LO__ADDR_MASK	0xFFFFFFE0L
//SDMA1_PAGE_IB_BASE_HI
#define SDMA1_PAGE_IB_BASE_HI__ADDR__SHIFT	0x0
#define SDMA1_PAGE_IB_BASE_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_PAGE_IB_SIZE
#define SDMA1_PAGE_IB_SIZE__SIZE__SHIFT	0x0
#define SDMA1_PAGE_IB_SIZE__SIZE_MASK	0x000FFFFFL
//SDMA1_PAGE_SKIP_CNTL
#define SDMA1_PAGE_SKIP_CNTL__SKIP_COUNT__SHIFT	0x0
#define SDMA1_PAGE_SKIP_CNTL__SKIP_COUNT_MASK	0x00003FFFL
//SDMA1_PAGE_CONTEXT_STATUS
#define SDMA1_PAGE_CONTEXT_STATUS__SELECTED__SHIFT	0x0
#define SDMA1_PAGE_CONTEXT_STATUS__IDLE__SHIFT	0x2
#define SDMA1_PAGE_CONTEXT_STATUS__EXPIRED__SHIFT	0x3
#define SDMA1_PAGE_CONTEXT_STATUS__EXCEPTION__SHIFT	0x4
#define SDMA1_PAGE_CONTEXT_STATUS__CTXSW_ABLE__SHIFT	0x7
#define SDMA1_PAGE_CONTEXT_STATUS__CTXSW_READY__SHIFT	0x8
#define SDMA1_PAGE_CONTEXT_STATUS__PREEMPTED__SHIFT	0x9
#define SDMA1_PAGE_CONTEXT_STATUS__PREEMPT_DISABLE__SHIFT	0xa
#define SDMA1_PAGE_CONTEXT_STATUS__SELECTED_MASK	0x00000001L
#define SDMA1_PAGE_CONTEXT_STATUS__IDLE_MASK	0x00000004L
#define SDMA1_PAGE_CONTEXT_STATUS__EXPIRED_MASK	0x00000008L
#define SDMA1_PAGE_CONTEXT_STATUS__EXCEPTION_MASK	0x00000070L
#define SDMA1_PAGE_CONTEXT_STATUS__CTXSW_ABLE_MASK	0x00000080L
#define SDMA1_PAGE_CONTEXT_STATUS__CTXSW_READY_MASK	0x00000100L
#define SDMA1_PAGE_CONTEXT_STATUS__PREEMPTED_MASK	0x00000200L
#define SDMA1_PAGE_CONTEXT_STATUS__PREEMPT_DISABLE_MASK	0x00000400L
//SDMA1_PAGE_DOORBELL
#define SDMA1_PAGE_DOORBELL__ENABLE__SHIFT	0x1c
#define SDMA1_PAGE_DOORBELL__CAPTURED__SHIFT	0x1e
#define SDMA1_PAGE_DOORBELL__ENABLE_MASK	0x10000000L
#define SDMA1_PAGE_DOORBELL__CAPTURED_MASK	0x40000000L
//SDMA1_PAGE_STATUS
#define SDMA1_PAGE_STATUS__WPTR_UPDATE_FAIL_COUNT__SHIFT	0x0
#define SDMA1_PAGE_STATUS__WPTR_UPDATE_PENDING__SHIFT	0x8
#define SDMA1_PAGE_STATUS__WPTR_UPDATE_FAIL_COUNT_MASK	0x000000FFL
#define SDMA1_PAGE_STATUS__WPTR_UPDATE_PENDING_MASK	0x00000100L
//SDMA1_PAGE_DOORBELL_LOG
#define SDMA1_PAGE_DOORBELL_LOG__BE_ERROR__SHIFT	0x0
#define SDMA1_PAGE_DOORBELL_LOG__DATA__SHIFT	0x2
#define SDMA1_PAGE_DOORBELL_LOG__BE_ERROR_MASK	0x00000001L
#define SDMA1_PAGE_DOORBELL_LOG__DATA_MASK	0xFFFFFFFCL
//SDMA1_PAGE_WATERMARK
#define SDMA1_PAGE_WATERMARK__RD_OUTSTANDING__SHIFT	0x0
#define SDMA1_PAGE_WATERMARK__WR_OUTSTANDING__SHIFT	0x10
#define SDMA1_PAGE_WATERMARK__RD_OUTSTANDING_MASK	0x00000FFFL
#define SDMA1_PAGE_WATERMARK__WR_OUTSTANDING_MASK	0x03FF0000L
//SDMA1_PAGE_DOORBELL_OFFSET
#define SDMA1_PAGE_DOORBELL_OFFSET__OFFSET__SHIFT	0x2
#define SDMA1_PAGE_DOORBELL_OFFSET__OFFSET_MASK	0x0FFFFFFCL
//SDMA1_PAGE_CSA_ADDR_LO
#define SDMA1_PAGE_CSA_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_PAGE_CSA_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_PAGE_CSA_ADDR_HI
#define SDMA1_PAGE_CSA_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_PAGE_CSA_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_PAGE_IB_SUB_REMAIN
#define SDMA1_PAGE_IB_SUB_REMAIN__SIZE__SHIFT	0x0
#define SDMA1_PAGE_IB_SUB_REMAIN__SIZE_MASK	0x00003FFFL
//SDMA1_PAGE_PREEMPT
#define SDMA1_PAGE_PREEMPT__IB_PREEMPT__SHIFT	0x0
#define SDMA1_PAGE_PREEMPT__IB_PREEMPT_MASK	0x00000001L
//SDMA1_PAGE_DUMMY_REG
#define SDMA1_PAGE_DUMMY_REG__DUMMY__SHIFT	0x0
#define SDMA1_PAGE_DUMMY_REG__DUMMY_MASK	0xFFFFFFFFL
//SDMA1_PAGE_RB_WPTR_POLL_ADDR_HI
#define SDMA1_PAGE_RB_WPTR_POLL_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_PAGE_RB_WPTR_POLL_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_PAGE_RB_WPTR_POLL_ADDR_LO
#define SDMA1_PAGE_RB_WPTR_POLL_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_PAGE_RB_WPTR_POLL_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_PAGE_RB_AQL_CNTL
#define SDMA1_PAGE_RB_AQL_CNTL__AQL_ENABLE__SHIFT	0x0
#define SDMA1_PAGE_RB_AQL_CNTL__AQL_PACKET_SIZE__SHIFT	0x1
#define SDMA1_PAGE_RB_AQL_CNTL__PACKET_STEP__SHIFT	0x8
#define SDMA1_PAGE_RB_AQL_CNTL__AQL_ENABLE_MASK	0x00000001L
#define SDMA1_PAGE_RB_AQL_CNTL__AQL_PACKET_SIZE_MASK	0x000000FEL
#define SDMA1_PAGE_RB_AQL_CNTL__PACKET_STEP_MASK	0x0000FF00L
//SDMA1_PAGE_MINOR_PTR_UPDATE
#define SDMA1_PAGE_MINOR_PTR_UPDATE__ENABLE__SHIFT	0x0
#define SDMA1_PAGE_MINOR_PTR_UPDATE__ENABLE_MASK	0x00000001L
//SDMA1_PAGE_MIDCMD_DATA0
#define SDMA1_PAGE_MIDCMD_DATA0__DATA0__SHIFT	0x0
#define SDMA1_PAGE_MIDCMD_DATA0__DATA0_MASK	0xFFFFFFFFL
//SDMA1_PAGE_MIDCMD_DATA1
#define SDMA1_PAGE_MIDCMD_DATA1__DATA1__SHIFT	0x0
#define SDMA1_PAGE_MIDCMD_DATA1__DATA1_MASK	0xFFFFFFFFL
//SDMA1_PAGE_MIDCMD_DATA2
#define SDMA1_PAGE_MIDCMD_DATA2__DATA2__SHIFT	0x0
#define SDMA1_PAGE_MIDCMD_DATA2__DATA2_MASK	0xFFFFFFFFL
//SDMA1_PAGE_MIDCMD_DATA3
#define SDMA1_PAGE_MIDCMD_DATA3__DATA3__SHIFT	0x0
#define SDMA1_PAGE_MIDCMD_DATA3__DATA3_MASK	0xFFFFFFFFL
//SDMA1_PAGE_MIDCMD_DATA4
#define SDMA1_PAGE_MIDCMD_DATA4__DATA4__SHIFT	0x0
#define SDMA1_PAGE_MIDCMD_DATA4__DATA4_MASK	0xFFFFFFFFL
//SDMA1_PAGE_MIDCMD_DATA5
#define SDMA1_PAGE_MIDCMD_DATA5__DATA5__SHIFT	0x0
#define SDMA1_PAGE_MIDCMD_DATA5__DATA5_MASK	0xFFFFFFFFL
//SDMA1_PAGE_MIDCMD_DATA6
#define SDMA1_PAGE_MIDCMD_DATA6__DATA6__SHIFT	0x0
#define SDMA1_PAGE_MIDCMD_DATA6__DATA6_MASK	0xFFFFFFFFL
//SDMA1_PAGE_MIDCMD_DATA7
#define SDMA1_PAGE_MIDCMD_DATA7__DATA7__SHIFT	0x0
#define SDMA1_PAGE_MIDCMD_DATA7__DATA7_MASK	0xFFFFFFFFL
//SDMA1_PAGE_MIDCMD_DATA8
#define SDMA1_PAGE_MIDCMD_DATA8__DATA8__SHIFT	0x0
#define SDMA1_PAGE_MIDCMD_DATA8__DATA8_MASK	0xFFFFFFFFL
//SDMA1_PAGE_MIDCMD_CNTL
#define SDMA1_PAGE_MIDCMD_CNTL__DATA_VALID__SHIFT	0x0
#define SDMA1_PAGE_MIDCMD_CNTL__COPY_MODE__SHIFT	0x1
#define SDMA1_PAGE_MIDCMD_CNTL__SPLIT_STATE__SHIFT	0x4
#define SDMA1_PAGE_MIDCMD_CNTL__ALLOW_PREEMPT__SHIFT	0x8
#define SDMA1_PAGE_MIDCMD_CNTL__DATA_VALID_MASK	0x00000001L
#define SDMA1_PAGE_MIDCMD_CNTL__COPY_MODE_MASK	0x00000002L
#define SDMA1_PAGE_MIDCMD_CNTL__SPLIT_STATE_MASK	0x000000F0L
#define SDMA1_PAGE_MIDCMD_CNTL__ALLOW_PREEMPT_MASK	0x00000100L
//SDMA1_RLC0_RB_CNTL
#define SDMA1_RLC0_RB_CNTL__RB_ENABLE__SHIFT	0x0
#define SDMA1_RLC0_RB_CNTL__RB_SIZE__SHIFT	0x1
#define SDMA1_RLC0_RB_CNTL__RB_SWAP_ENABLE__SHIFT	0x9
#define SDMA1_RLC0_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT	0xc
#define SDMA1_RLC0_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE__SHIFT	0xd
#define SDMA1_RLC0_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT	0x10
#define SDMA1_RLC0_RB_CNTL__RB_PRIV__SHIFT	0x17
#define SDMA1_RLC0_RB_CNTL__RB_VMID__SHIFT	0x18
#define SDMA1_RLC0_RB_CNTL__RB_ENABLE_MASK	0x00000001L
#define SDMA1_RLC0_RB_CNTL__RB_SIZE_MASK	0x0000007EL
#define SDMA1_RLC0_RB_CNTL__RB_SWAP_ENABLE_MASK	0x00000200L
#define SDMA1_RLC0_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK	0x00001000L
#define SDMA1_RLC0_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK	0x00002000L
#define SDMA1_RLC0_RB_CNTL__RPTR_WRITEBACK_TIMER_MASK	0x001F0000L
#define SDMA1_RLC0_RB_CNTL__RB_PRIV_MASK	0x00800000L
#define SDMA1_RLC0_RB_CNTL__RB_VMID_MASK	0x0F000000L
//SDMA1_RLC0_RB_BASE
#define SDMA1_RLC0_RB_BASE__ADDR__SHIFT	0x0
#define SDMA1_RLC0_RB_BASE__ADDR_MASK	0xFFFFFFFFL
//SDMA1_RLC0_RB_BASE_HI
#define SDMA1_RLC0_RB_BASE_HI__ADDR__SHIFT	0x0
#define SDMA1_RLC0_RB_BASE_HI__ADDR_MASK	0x00FFFFFFL
//SDMA1_RLC0_RB_RPTR
#define SDMA1_RLC0_RB_RPTR__OFFSET__SHIFT	0x0
#define SDMA1_RLC0_RB_RPTR__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_RLC0_RB_RPTR_HI
#define SDMA1_RLC0_RB_RPTR_HI__OFFSET__SHIFT	0x0
#define SDMA1_RLC0_RB_RPTR_HI__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_RLC0_RB_WPTR
#define SDMA1_RLC0_RB_WPTR__OFFSET__SHIFT	0x0
#define SDMA1_RLC0_RB_WPTR__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_RLC0_RB_WPTR_HI
#define SDMA1_RLC0_RB_WPTR_HI__OFFSET__SHIFT	0x0
#define SDMA1_RLC0_RB_WPTR_HI__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_RLC0_RB_WPTR_POLL_CNTL
#define SDMA1_RLC0_RB_WPTR_POLL_CNTL__ENABLE__SHIFT	0x0
#define SDMA1_RLC0_RB_WPTR_POLL_CNTL__SWAP_ENABLE__SHIFT	0x1
#define SDMA1_RLC0_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE__SHIFT	0x2
#define SDMA1_RLC0_RB_WPTR_POLL_CNTL__FREQUENCY__SHIFT	0x4
#define SDMA1_RLC0_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT	0x10
#define SDMA1_RLC0_RB_WPTR_POLL_CNTL__ENABLE_MASK	0x00000001L
#define SDMA1_RLC0_RB_WPTR_POLL_CNTL__SWAP_ENABLE_MASK	0x00000002L
#define SDMA1_RLC0_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE_MASK	0x00000004L
#define SDMA1_RLC0_RB_WPTR_POLL_CNTL__FREQUENCY_MASK	0x0000FFF0L
#define SDMA1_RLC0_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK	0xFFFF0000L
//SDMA1_RLC0_RB_RPTR_ADDR_HI
#define SDMA1_RLC0_RB_RPTR_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_RLC0_RB_RPTR_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_RLC0_RB_RPTR_ADDR_LO
#define SDMA1_RLC0_RB_RPTR_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_RLC0_RB_RPTR_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_RLC0_IB_CNTL
#define SDMA1_RLC0_IB_CNTL__IB_ENABLE__SHIFT	0x0
#define SDMA1_RLC0_IB_CNTL__IB_SWAP_ENABLE__SHIFT	0x4
#define SDMA1_RLC0_IB_CNTL__SWITCH_INSIDE_IB__SHIFT	0x8
#define SDMA1_RLC0_IB_CNTL__CMD_VMID__SHIFT	0x10
#define SDMA1_RLC0_IB_CNTL__IB_ENABLE_MASK	0x00000001L
#define SDMA1_RLC0_IB_CNTL__IB_SWAP_ENABLE_MASK	0x00000010L
#define SDMA1_RLC0_IB_CNTL__SWITCH_INSIDE_IB_MASK	0x00000100L
#define SDMA1_RLC0_IB_CNTL__CMD_VMID_MASK	0x000F0000L
//SDMA1_RLC0_IB_RPTR
#define SDMA1_RLC0_IB_RPTR__OFFSET__SHIFT	0x2
#define SDMA1_RLC0_IB_RPTR__OFFSET_MASK	0x003FFFFCL
//SDMA1_RLC0_IB_OFFSET
#define SDMA1_RLC0_IB_OFFSET__OFFSET__SHIFT	0x2
#define SDMA1_RLC0_IB_OFFSET__OFFSET_MASK	0x003FFFFCL
//SDMA1_RLC0_IB_BASE_LO
#define SDMA1_RLC0_IB_BASE_LO__ADDR__SHIFT	0x5
#define SDMA1_RLC0_IB_BASE_LO__ADDR_MASK	0xFFFFFFE0L
//SDMA1_RLC0_IB_BASE_HI
#define SDMA1_RLC0_IB_BASE_HI__ADDR__SHIFT	0x0
#define SDMA1_RLC0_IB_BASE_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_RLC0_IB_SIZE
#define SDMA1_RLC0_IB_SIZE__SIZE__SHIFT	0x0
#define SDMA1_RLC0_IB_SIZE__SIZE_MASK	0x000FFFFFL
//SDMA1_RLC0_SKIP_CNTL
#define SDMA1_RLC0_SKIP_CNTL__SKIP_COUNT__SHIFT	0x0
#define SDMA1_RLC0_SKIP_CNTL__SKIP_COUNT_MASK	0x00003FFFL
//SDMA1_RLC0_CONTEXT_STATUS
#define SDMA1_RLC0_CONTEXT_STATUS__SELECTED__SHIFT	0x0
#define SDMA1_RLC0_CONTEXT_STATUS__IDLE__SHIFT	0x2
#define SDMA1_RLC0_CONTEXT_STATUS__EXPIRED__SHIFT	0x3
#define SDMA1_RLC0_CONTEXT_STATUS__EXCEPTION__SHIFT	0x4
#define SDMA1_RLC0_CONTEXT_STATUS__CTXSW_ABLE__SHIFT	0x7
#define SDMA1_RLC0_CONTEXT_STATUS__CTXSW_READY__SHIFT	0x8
#define SDMA1_RLC0_CONTEXT_STATUS__PREEMPTED__SHIFT	0x9
#define SDMA1_RLC0_CONTEXT_STATUS__PREEMPT_DISABLE__SHIFT	0xa
#define SDMA1_RLC0_CONTEXT_STATUS__SELECTED_MASK	0x00000001L
#define SDMA1_RLC0_CONTEXT_STATUS__IDLE_MASK	0x00000004L
#define SDMA1_RLC0_CONTEXT_STATUS__EXPIRED_MASK	0x00000008L
#define SDMA1_RLC0_CONTEXT_STATUS__EXCEPTION_MASK	0x00000070L
#define SDMA1_RLC0_CONTEXT_STATUS__CTXSW_ABLE_MASK	0x00000080L
#define SDMA1_RLC0_CONTEXT_STATUS__CTXSW_READY_MASK	0x00000100L
#define SDMA1_RLC0_CONTEXT_STATUS__PREEMPTED_MASK	0x00000200L
#define SDMA1_RLC0_CONTEXT_STATUS__PREEMPT_DISABLE_MASK	0x00000400L
//SDMA1_RLC0_DOORBELL
#define SDMA1_RLC0_DOORBELL__ENABLE__SHIFT	0x1c
#define SDMA1_RLC0_DOORBELL__CAPTURED__SHIFT	0x1e
#define SDMA1_RLC0_DOORBELL__ENABLE_MASK	0x10000000L
#define SDMA1_RLC0_DOORBELL__CAPTURED_MASK	0x40000000L
//SDMA1_RLC0_STATUS
#define SDMA1_RLC0_STATUS__WPTR_UPDATE_FAIL_COUNT__SHIFT	0x0
#define SDMA1_RLC0_STATUS__WPTR_UPDATE_PENDING__SHIFT	0x8
#define SDMA1_RLC0_STATUS__WPTR_UPDATE_FAIL_COUNT_MASK	0x000000FFL
#define SDMA1_RLC0_STATUS__WPTR_UPDATE_PENDING_MASK	0x00000100L
//SDMA1_RLC0_DOORBELL_LOG
#define SDMA1_RLC0_DOORBELL_LOG__BE_ERROR__SHIFT	0x0
#define SDMA1_RLC0_DOORBELL_LOG__DATA__SHIFT	0x2
#define SDMA1_RLC0_DOORBELL_LOG__BE_ERROR_MASK	0x00000001L
#define SDMA1_RLC0_DOORBELL_LOG__DATA_MASK	0xFFFFFFFCL
//SDMA1_RLC0_WATERMARK
#define SDMA1_RLC0_WATERMARK__RD_OUTSTANDING__SHIFT	0x0
#define SDMA1_RLC0_WATERMARK__WR_OUTSTANDING__SHIFT	0x10
#define SDMA1_RLC0_WATERMARK__RD_OUTSTANDING_MASK	0x00000FFFL
#define SDMA1_RLC0_WATERMARK__WR_OUTSTANDING_MASK	0x03FF0000L
//SDMA1_RLC0_DOORBELL_OFFSET
#define SDMA1_RLC0_DOORBELL_OFFSET__OFFSET__SHIFT	0x2
#define SDMA1_RLC0_DOORBELL_OFFSET__OFFSET_MASK	0x0FFFFFFCL
//SDMA1_RLC0_CSA_ADDR_LO
#define SDMA1_RLC0_CSA_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_RLC0_CSA_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_RLC0_CSA_ADDR_HI
#define SDMA1_RLC0_CSA_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_RLC0_CSA_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_RLC0_IB_SUB_REMAIN
#define SDMA1_RLC0_IB_SUB_REMAIN__SIZE__SHIFT	0x0
#define SDMA1_RLC0_IB_SUB_REMAIN__SIZE_MASK	0x00003FFFL
//SDMA1_RLC0_PREEMPT
#define SDMA1_RLC0_PREEMPT__IB_PREEMPT__SHIFT	0x0
#define SDMA1_RLC0_PREEMPT__IB_PREEMPT_MASK	0x00000001L
//SDMA1_RLC0_DUMMY_REG
#define SDMA1_RLC0_DUMMY_REG__DUMMY__SHIFT	0x0
#define SDMA1_RLC0_DUMMY_REG__DUMMY_MASK	0xFFFFFFFFL
//SDMA1_RLC0_RB_WPTR_POLL_ADDR_HI
#define SDMA1_RLC0_RB_WPTR_POLL_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_RLC0_RB_WPTR_POLL_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_RLC0_RB_WPTR_POLL_ADDR_LO
#define SDMA1_RLC0_RB_WPTR_POLL_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_RLC0_RB_WPTR_POLL_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_RLC0_RB_AQL_CNTL
#define SDMA1_RLC0_RB_AQL_CNTL__AQL_ENABLE__SHIFT	0x0
#define SDMA1_RLC0_RB_AQL_CNTL__AQL_PACKET_SIZE__SHIFT	0x1
#define SDMA1_RLC0_RB_AQL_CNTL__PACKET_STEP__SHIFT	0x8
#define SDMA1_RLC0_RB_AQL_CNTL__AQL_ENABLE_MASK	0x00000001L
#define SDMA1_RLC0_RB_AQL_CNTL__AQL_PACKET_SIZE_MASK	0x000000FEL
#define SDMA1_RLC0_RB_AQL_CNTL__PACKET_STEP_MASK	0x0000FF00L
//SDMA1_RLC0_MINOR_PTR_UPDATE
#define SDMA1_RLC0_MINOR_PTR_UPDATE__ENABLE__SHIFT	0x0
#define SDMA1_RLC0_MINOR_PTR_UPDATE__ENABLE_MASK	0x00000001L
//SDMA1_RLC0_MIDCMD_DATA0
#define SDMA1_RLC0_MIDCMD_DATA0__DATA0__SHIFT	0x0
#define SDMA1_RLC0_MIDCMD_DATA0__DATA0_MASK	0xFFFFFFFFL
//SDMA1_RLC0_MIDCMD_DATA1
#define SDMA1_RLC0_MIDCMD_DATA1__DATA1__SHIFT	0x0
#define SDMA1_RLC0_MIDCMD_DATA1__DATA1_MASK	0xFFFFFFFFL
//SDMA1_RLC0_MIDCMD_DATA2
#define SDMA1_RLC0_MIDCMD_DATA2__DATA2__SHIFT	0x0
#define SDMA1_RLC0_MIDCMD_DATA2__DATA2_MASK	0xFFFFFFFFL
//SDMA1_RLC0_MIDCMD_DATA3
#define SDMA1_RLC0_MIDCMD_DATA3__DATA3__SHIFT	0x0
#define SDMA1_RLC0_MIDCMD_DATA3__DATA3_MASK	0xFFFFFFFFL
//SDMA1_RLC0_MIDCMD_DATA4
#define SDMA1_RLC0_MIDCMD_DATA4__DATA4__SHIFT	0x0
#define SDMA1_RLC0_MIDCMD_DATA4__DATA4_MASK	0xFFFFFFFFL
//SDMA1_RLC0_MIDCMD_DATA5
#define SDMA1_RLC0_MIDCMD_DATA5__DATA5__SHIFT	0x0
#define SDMA1_RLC0_MIDCMD_DATA5__DATA5_MASK	0xFFFFFFFFL
//SDMA1_RLC0_MIDCMD_DATA6
#define SDMA1_RLC0_MIDCMD_DATA6__DATA6__SHIFT	0x0
#define SDMA1_RLC0_MIDCMD_DATA6__DATA6_MASK	0xFFFFFFFFL
//SDMA1_RLC0_MIDCMD_DATA7
#define SDMA1_RLC0_MIDCMD_DATA7__DATA7__SHIFT	0x0
#define SDMA1_RLC0_MIDCMD_DATA7__DATA7_MASK	0xFFFFFFFFL
//SDMA1_RLC0_MIDCMD_DATA8
#define SDMA1_RLC0_MIDCMD_DATA8__DATA8__SHIFT	0x0
#define SDMA1_RLC0_MIDCMD_DATA8__DATA8_MASK	0xFFFFFFFFL
//SDMA1_RLC0_MIDCMD_CNTL
#define SDMA1_RLC0_MIDCMD_CNTL__DATA_VALID__SHIFT	0x0
#define SDMA1_RLC0_MIDCMD_CNTL__COPY_MODE__SHIFT	0x1
#define SDMA1_RLC0_MIDCMD_CNTL__SPLIT_STATE__SHIFT	0x4
#define SDMA1_RLC0_MIDCMD_CNTL__ALLOW_PREEMPT__SHIFT	0x8
#define SDMA1_RLC0_MIDCMD_CNTL__DATA_VALID_MASK	0x00000001L
#define SDMA1_RLC0_MIDCMD_CNTL__COPY_MODE_MASK	0x00000002L
#define SDMA1_RLC0_MIDCMD_CNTL__SPLIT_STATE_MASK	0x000000F0L
#define SDMA1_RLC0_MIDCMD_CNTL__ALLOW_PREEMPT_MASK	0x00000100L
//SDMA1_RLC1_RB_CNTL
#define SDMA1_RLC1_RB_CNTL__RB_ENABLE__SHIFT	0x0
#define SDMA1_RLC1_RB_CNTL__RB_SIZE__SHIFT	0x1
#define SDMA1_RLC1_RB_CNTL__RB_SWAP_ENABLE__SHIFT	0x9
#define SDMA1_RLC1_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT	0xc
#define SDMA1_RLC1_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE__SHIFT	0xd
#define SDMA1_RLC1_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT	0x10
#define SDMA1_RLC1_RB_CNTL__RB_PRIV__SHIFT	0x17
#define SDMA1_RLC1_RB_CNTL__RB_VMID__SHIFT	0x18
#define SDMA1_RLC1_RB_CNTL__RB_ENABLE_MASK	0x00000001L
#define SDMA1_RLC1_RB_CNTL__RB_SIZE_MASK	0x0000007EL
#define SDMA1_RLC1_RB_CNTL__RB_SWAP_ENABLE_MASK	0x00000200L
#define SDMA1_RLC1_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK	0x00001000L
#define SDMA1_RLC1_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK	0x00002000L
#define SDMA1_RLC1_RB_CNTL__RPTR_WRITEBACK_TIMER_MASK	0x001F0000L
#define SDMA1_RLC1_RB_CNTL__RB_PRIV_MASK	0x00800000L
#define SDMA1_RLC1_RB_CNTL__RB_VMID_MASK	0x0F000000L
//SDMA1_RLC1_RB_BASE
#define SDMA1_RLC1_RB_BASE__ADDR__SHIFT	0x0
#define SDMA1_RLC1_RB_BASE__ADDR_MASK	0xFFFFFFFFL
//SDMA1_RLC1_RB_BASE_HI
#define SDMA1_RLC1_RB_BASE_HI__ADDR__SHIFT	0x0
#define SDMA1_RLC1_RB_BASE_HI__ADDR_MASK	0x00FFFFFFL
//SDMA1_RLC1_RB_RPTR
#define SDMA1_RLC1_RB_RPTR__OFFSET__SHIFT	0x0
#define SDMA1_RLC1_RB_RPTR__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_RLC1_RB_RPTR_HI
#define SDMA1_RLC1_RB_RPTR_HI__OFFSET__SHIFT	0x0
#define SDMA1_RLC1_RB_RPTR_HI__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_RLC1_RB_WPTR
#define SDMA1_RLC1_RB_WPTR__OFFSET__SHIFT	0x0
#define SDMA1_RLC1_RB_WPTR__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_RLC1_RB_WPTR_HI
#define SDMA1_RLC1_RB_WPTR_HI__OFFSET__SHIFT	0x0
#define SDMA1_RLC1_RB_WPTR_HI__OFFSET_MASK	0xFFFFFFFFL
//SDMA1_RLC1_RB_WPTR_POLL_CNTL
#define SDMA1_RLC1_RB_WPTR_POLL_CNTL__ENABLE__SHIFT	0x0
#define SDMA1_RLC1_RB_WPTR_POLL_CNTL__SWAP_ENABLE__SHIFT	0x1
#define SDMA1_RLC1_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE__SHIFT	0x2
#define SDMA1_RLC1_RB_WPTR_POLL_CNTL__FREQUENCY__SHIFT	0x4
#define SDMA1_RLC1_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT	0x10
#define SDMA1_RLC1_RB_WPTR_POLL_CNTL__ENABLE_MASK	0x00000001L
#define SDMA1_RLC1_RB_WPTR_POLL_CNTL__SWAP_ENABLE_MASK	0x00000002L
#define SDMA1_RLC1_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE_MASK	0x00000004L
#define SDMA1_RLC1_RB_WPTR_POLL_CNTL__FREQUENCY_MASK	0x0000FFF0L
#define SDMA1_RLC1_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK	0xFFFF0000L
//SDMA1_RLC1_RB_RPTR_ADDR_HI
#define SDMA1_RLC1_RB_RPTR_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_RLC1_RB_RPTR_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_RLC1_RB_RPTR_ADDR_LO
#define SDMA1_RLC1_RB_RPTR_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_RLC1_RB_RPTR_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_RLC1_IB_CNTL
#define SDMA1_RLC1_IB_CNTL__IB_ENABLE__SHIFT	0x0
#define SDMA1_RLC1_IB_CNTL__IB_SWAP_ENABLE__SHIFT	0x4
#define SDMA1_RLC1_IB_CNTL__SWITCH_INSIDE_IB__SHIFT	0x8
#define SDMA1_RLC1_IB_CNTL__CMD_VMID__SHIFT	0x10
#define SDMA1_RLC1_IB_CNTL__IB_ENABLE_MASK	0x00000001L
#define SDMA1_RLC1_IB_CNTL__IB_SWAP_ENABLE_MASK	0x00000010L
#define SDMA1_RLC1_IB_CNTL__SWITCH_INSIDE_IB_MASK	0x00000100L
#define SDMA1_RLC1_IB_CNTL__CMD_VMID_MASK	0x000F0000L
//SDMA1_RLC1_IB_RPTR
#define SDMA1_RLC1_IB_RPTR__OFFSET__SHIFT	0x2
#define SDMA1_RLC1_IB_RPTR__OFFSET_MASK	0x003FFFFCL
//SDMA1_RLC1_IB_OFFSET
#define SDMA1_RLC1_IB_OFFSET__OFFSET__SHIFT	0x2
#define SDMA1_RLC1_IB_OFFSET__OFFSET_MASK	0x003FFFFCL
//SDMA1_RLC1_IB_BASE_LO
#define SDMA1_RLC1_IB_BASE_LO__ADDR__SHIFT	0x5
#define SDMA1_RLC1_IB_BASE_LO__ADDR_MASK	0xFFFFFFE0L
//SDMA1_RLC1_IB_BASE_HI
#define SDMA1_RLC1_IB_BASE_HI__ADDR__SHIFT	0x0
#define SDMA1_RLC1_IB_BASE_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_RLC1_IB_SIZE
#define SDMA1_RLC1_IB_SIZE__SIZE__SHIFT	0x0
#define SDMA1_RLC1_IB_SIZE__SIZE_MASK	0x000FFFFFL
//SDMA1_RLC1_SKIP_CNTL
#define SDMA1_RLC1_SKIP_CNTL__SKIP_COUNT__SHIFT	0x0
#define SDMA1_RLC1_SKIP_CNTL__SKIP_COUNT_MASK	0x00003FFFL
//SDMA1_RLC1_CONTEXT_STATUS
#define SDMA1_RLC1_CONTEXT_STATUS__SELECTED__SHIFT	0x0
#define SDMA1_RLC1_CONTEXT_STATUS__IDLE__SHIFT	0x2
#define SDMA1_RLC1_CONTEXT_STATUS__EXPIRED__SHIFT	0x3
#define SDMA1_RLC1_CONTEXT_STATUS__EXCEPTION__SHIFT	0x4
#define SDMA1_RLC1_CONTEXT_STATUS__CTXSW_ABLE__SHIFT	0x7
#define SDMA1_RLC1_CONTEXT_STATUS__CTXSW_READY__SHIFT	0x8
#define SDMA1_RLC1_CONTEXT_STATUS__PREEMPTED__SHIFT	0x9
#define SDMA1_RLC1_CONTEXT_STATUS__PREEMPT_DISABLE__SHIFT	0xa
#define SDMA1_RLC1_CONTEXT_STATUS__SELECTED_MASK	0x00000001L
#define SDMA1_RLC1_CONTEXT_STATUS__IDLE_MASK	0x00000004L
#define SDMA1_RLC1_CONTEXT_STATUS__EXPIRED_MASK	0x00000008L
#define SDMA1_RLC1_CONTEXT_STATUS__EXCEPTION_MASK	0x00000070L
#define SDMA1_RLC1_CONTEXT_STATUS__CTXSW_ABLE_MASK	0x00000080L
#define SDMA1_RLC1_CONTEXT_STATUS__CTXSW_READY_MASK	0x00000100L
#define SDMA1_RLC1_CONTEXT_STATUS__PREEMPTED_MASK	0x00000200L
#define SDMA1_RLC1_CONTEXT_STATUS__PREEMPT_DISABLE_MASK	0x00000400L
//SDMA1_RLC1_DOORBELL
#define SDMA1_RLC1_DOORBELL__ENABLE__SHIFT	0x1c
#define SDMA1_RLC1_DOORBELL__CAPTURED__SHIFT	0x1e
#define SDMA1_RLC1_DOORBELL__ENABLE_MASK	0x10000000L
#define SDMA1_RLC1_DOORBELL__CAPTURED_MASK	0x40000000L
//SDMA1_RLC1_STATUS
#define SDMA1_RLC1_STATUS__WPTR_UPDATE_FAIL_COUNT__SHIFT	0x0
#define SDMA1_RLC1_STATUS__WPTR_UPDATE_PENDING__SHIFT	0x8
#define SDMA1_RLC1_STATUS__WPTR_UPDATE_FAIL_COUNT_MASK	0x000000FFL
#define SDMA1_RLC1_STATUS__WPTR_UPDATE_PENDING_MASK	0x00000100L
//SDMA1_RLC1_DOORBELL_LOG
#define SDMA1_RLC1_DOORBELL_LOG__BE_ERROR__SHIFT	0x0
#define SDMA1_RLC1_DOORBELL_LOG__DATA__SHIFT	0x2
#define SDMA1_RLC1_DOORBELL_LOG__BE_ERROR_MASK	0x00000001L
#define SDMA1_RLC1_DOORBELL_LOG__DATA_MASK	0xFFFFFFFCL
//SDMA1_RLC1_WATERMARK
#define SDMA1_RLC1_WATERMARK__RD_OUTSTANDING__SHIFT	0x0
#define SDMA1_RLC1_WATERMARK__WR_OUTSTANDING__SHIFT	0x10
#define SDMA1_RLC1_WATERMARK__RD_OUTSTANDING_MASK	0x00000FFFL
#define SDMA1_RLC1_WATERMARK__WR_OUTSTANDING_MASK	0x03FF0000L
//SDMA1_RLC1_DOORBELL_OFFSET
#define SDMA1_RLC1_DOORBELL_OFFSET__OFFSET__SHIFT	0x2
#define SDMA1_RLC1_DOORBELL_OFFSET__OFFSET_MASK	0x0FFFFFFCL
//SDMA1_RLC1_CSA_ADDR_LO
#define SDMA1_RLC1_CSA_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_RLC1_CSA_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_RLC1_CSA_ADDR_HI
#define SDMA1_RLC1_CSA_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_RLC1_CSA_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_RLC1_IB_SUB_REMAIN
#define SDMA1_RLC1_IB_SUB_REMAIN__SIZE__SHIFT	0x0
#define SDMA1_RLC1_IB_SUB_REMAIN__SIZE_MASK	0x00003FFFL
//SDMA1_RLC1_PREEMPT
#define SDMA1_RLC1_PREEMPT__IB_PREEMPT__SHIFT	0x0
#define SDMA1_RLC1_PREEMPT__IB_PREEMPT_MASK	0x00000001L
//SDMA1_RLC1_DUMMY_REG
#define SDMA1_RLC1_DUMMY_REG__DUMMY__SHIFT	0x0
#define SDMA1_RLC1_DUMMY_REG__DUMMY_MASK	0xFFFFFFFFL
//SDMA1_RLC1_RB_WPTR_POLL_ADDR_HI
#define SDMA1_RLC1_RB_WPTR_POLL_ADDR_HI__ADDR__SHIFT	0x0
#define SDMA1_RLC1_RB_WPTR_POLL_ADDR_HI__ADDR_MASK	0xFFFFFFFFL
//SDMA1_RLC1_RB_WPTR_POLL_ADDR_LO
#define SDMA1_RLC1_RB_WPTR_POLL_ADDR_LO__ADDR__SHIFT	0x2
#define SDMA1_RLC1_RB_WPTR_POLL_ADDR_LO__ADDR_MASK	0xFFFFFFFCL
//SDMA1_RLC1_RB_AQL_CNTL
#define SDMA1_RLC1_RB_AQL_CNTL__AQL_ENABLE__SHIFT	0x0
#define SDMA1_RLC1_RB_AQL_CNTL__AQL_PACKET_SIZE__SHIFT	0x1
#define SDMA1_RLC1_RB_AQL_CNTL__PACKET_STEP__SHIFT	0x8
#define SDMA1_RLC1_RB_AQL_CNTL__AQL_ENABLE_MASK	0x00000001L
#define SDMA1_RLC1_RB_AQL_CNTL__AQL_PACKET_SIZE_MASK	0x000000FEL
#define SDMA1_RLC1_RB_AQL_CNTL__PACKET_STEP_MASK	0x0000FF00L
//SDMA1_RLC1_MINOR_PTR_UPDATE
#define SDMA1_RLC1_MINOR_PTR_UPDATE__ENABLE__SHIFT	0x0
#define SDMA1_RLC1_MINOR_PTR_UPDATE__ENABLE_MASK	0x00000001L
//SDMA1_RLC1_MIDCMD_DATA0
#define SDMA1_RLC1_MIDCMD_DATA0__DATA0__SHIFT	0x0
#define SDMA1_RLC1_MIDCMD_DATA0__DATA0_MASK	0xFFFFFFFFL
//SDMA1_RLC1_MIDCMD_DATA1
#define SDMA1_RLC1_MIDCMD_DATA1__DATA1__SHIFT	0x0
#define SDMA1_RLC1_MIDCMD_DATA1__DATA1_MASK	0xFFFFFFFFL
//SDMA1_RLC1_MIDCMD_DATA2
#define SDMA1_RLC1_MIDCMD_DATA2__DATA2__SHIFT	0x0
#define SDMA1_RLC1_MIDCMD_DATA2__DATA2_MASK	0xFFFFFFFFL
//SDMA1_RLC1_MIDCMD_DATA3
#define SDMA1_RLC1_MIDCMD_DATA3__DATA3__SHIFT	0x0
#define SDMA1_RLC1_MIDCMD_DATA3__DATA3_MASK	0xFFFFFFFFL
//SDMA1_RLC1_MIDCMD_DATA4
#define SDMA1_RLC1_MIDCMD_DATA4__DATA4__SHIFT	0x0
#define SDMA1_RLC1_MIDCMD_DATA4__DATA4_MASK	0xFFFFFFFFL
//SDMA1_RLC1_MIDCMD_DATA5
#define SDMA1_RLC1_MIDCMD_DATA5__DATA5__SHIFT	0x0
#define SDMA1_RLC1_MIDCMD_DATA5__DATA5_MASK	0xFFFFFFFFL
//SDMA1_RLC1_MIDCMD_DATA6
#define SDMA1_RLC1_MIDCMD_DATA6__DATA6__SHIFT	0x0
#define SDMA1_RLC1_MIDCMD_DATA6__DATA6_MASK	0xFFFFFFFFL
//SDMA1_RLC1_MIDCMD_DATA7
#define SDMA1_RLC1_MIDCMD_DATA7__DATA7__SHIFT	0x0
#define SDMA1_RLC1_MIDCMD_DATA7__DATA7_MASK	0xFFFFFFFFL
//SDMA1_RLC1_MIDCMD_DATA8
#define SDMA1_RLC1_MIDCMD_DATA8__DATA8__SHIFT	0x0
#define SDMA1_RLC1_MIDCMD_DATA8__DATA8_MASK	0xFFFFFFFFL
//SDMA1_RLC1_MIDCMD_CNTL
#define SDMA1_RLC1_MIDCMD_CNTL__DATA_VALID__SHIFT	0x0
#define SDMA1_RLC1_MIDCMD_CNTL__COPY_MODE__SHIFT	0x1
#define SDMA1_RLC1_MIDCMD_CNTL__SPLIT_STATE__SHIFT	0x4
#define SDMA1_RLC1_MIDCMD_CNTL__ALLOW_PREEMPT__SHIFT	0x8
#define SDMA1_RLC1_MIDCMD_CNTL__DATA_VALID_MASK	0x00000001L
#define SDMA1_RLC1_MIDCMD_CNTL__COPY_MODE_MASK	0x00000002L
#define SDMA1_RLC1_MIDCMD_CNTL__SPLIT_STATE_MASK	0x000000F0L
#define SDMA1_RLC1_MIDCMD_CNTL__ALLOW_PREEMPT_MASK	0x00000100L

#endif