blob: a4768521d18a8dcdfb650d6f2fb447b2b5eee288 (
plain) (
blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
|
/* SPDX-License-Identifier: GPL-2.0
*
* Copyright 2016-2018 HabanaLabs, Ltd.
* All Rights Reserved.
*
*/
/************************************
** This is an auto-generated file **
** DO NOT EDIT BELOW **
************************************/
#ifndef ASIC_REG_DMA_CH_2_REGS_H_
#define ASIC_REG_DMA_CH_2_REGS_H_
/*
*****************************************
* DMA_CH_2 (Prototype: DMA_CH)
*****************************************
*/
#define mmDMA_CH_2_CFG0 0x411000
#define mmDMA_CH_2_CFG1 0x411004
#define mmDMA_CH_2_ERRMSG_ADDR_LO 0x411008
#define mmDMA_CH_2_ERRMSG_ADDR_HI 0x41100C
#define mmDMA_CH_2_ERRMSG_WDATA 0x411010
#define mmDMA_CH_2_RD_COMP_ADDR_LO 0x411014
#define mmDMA_CH_2_RD_COMP_ADDR_HI 0x411018
#define mmDMA_CH_2_RD_COMP_WDATA 0x41101C
#define mmDMA_CH_2_WR_COMP_ADDR_LO 0x411020
#define mmDMA_CH_2_WR_COMP_ADDR_HI 0x411024
#define mmDMA_CH_2_WR_COMP_WDATA 0x411028
#define mmDMA_CH_2_LDMA_SRC_ADDR_LO 0x41102C
#define mmDMA_CH_2_LDMA_SRC_ADDR_HI 0x411030
#define mmDMA_CH_2_LDMA_DST_ADDR_LO 0x411034
#define mmDMA_CH_2_LDMA_DST_ADDR_HI 0x411038
#define mmDMA_CH_2_LDMA_TSIZE 0x41103C
#define mmDMA_CH_2_COMIT_TRANSFER 0x411040
#define mmDMA_CH_2_STS0 0x411044
#define mmDMA_CH_2_STS1 0x411048
#define mmDMA_CH_2_STS2 0x41104C
#define mmDMA_CH_2_STS3 0x411050
#define mmDMA_CH_2_STS4 0x411054
#define mmDMA_CH_2_SRC_ADDR_LO_STS 0x411058
#define mmDMA_CH_2_SRC_ADDR_HI_STS 0x41105C
#define mmDMA_CH_2_SRC_TSIZE_STS 0x411060
#define mmDMA_CH_2_DST_ADDR_LO_STS 0x411064
#define mmDMA_CH_2_DST_ADDR_HI_STS 0x411068
#define mmDMA_CH_2_DST_TSIZE_STS 0x41106C
#define mmDMA_CH_2_RD_RATE_LIM_EN 0x411070
#define mmDMA_CH_2_RD_RATE_LIM_RST_TOKEN 0x411074
#define mmDMA_CH_2_RD_RATE_LIM_SAT 0x411078
#define mmDMA_CH_2_RD_RATE_LIM_TOUT 0x41107C
#define mmDMA_CH_2_WR_RATE_LIM_EN 0x411080
#define mmDMA_CH_2_WR_RATE_LIM_RST_TOKEN 0x411084
#define mmDMA_CH_2_WR_RATE_LIM_SAT 0x411088
#define mmDMA_CH_2_WR_RATE_LIM_TOUT 0x41108C
#define mmDMA_CH_2_CFG2 0x411090
#define mmDMA_CH_2_TDMA_CTL 0x411100
#define mmDMA_CH_2_TDMA_SRC_BASE_ADDR_LO 0x411104
#define mmDMA_CH_2_TDMA_SRC_BASE_ADDR_HI 0x411108
#define mmDMA_CH_2_TDMA_SRC_ROI_BASE_0 0x41110C
#define mmDMA_CH_2_TDMA_SRC_ROI_SIZE_0 0x411110
#define mmDMA_CH_2_TDMA_SRC_VALID_ELEMENTS_0 0x411114
#define mmDMA_CH_2_TDMA_SRC_START_OFFSET_0 0x411118
#define mmDMA_CH_2_TDMA_SRC_STRIDE_0 0x41111C
#define mmDMA_CH_2_TDMA_SRC_ROI_BASE_1 0x411120
#define mmDMA_CH_2_TDMA_SRC_ROI_SIZE_1 0x411124
#define mmDMA_CH_2_TDMA_SRC_VALID_ELEMENTS_1 0x411128
#define mmDMA_CH_2_TDMA_SRC_START_OFFSET_1 0x41112C
#define mmDMA_CH_2_TDMA_SRC_STRIDE_1 0x411130
#define mmDMA_CH_2_TDMA_SRC_ROI_BASE_2 0x411134
#define mmDMA_CH_2_TDMA_SRC_ROI_SIZE_2 0x411138
#define mmDMA_CH_2_TDMA_SRC_VALID_ELEMENTS_2 0x41113C
#define mmDMA_CH_2_TDMA_SRC_START_OFFSET_2 0x411140
#define mmDMA_CH_2_TDMA_SRC_STRIDE_2 0x411144
#define mmDMA_CH_2_TDMA_SRC_ROI_BASE_3 0x411148
#define mmDMA_CH_2_TDMA_SRC_ROI_SIZE_3 0x41114C
#define mmDMA_CH_2_TDMA_SRC_VALID_ELEMENTS_3 0x411150
#define mmDMA_CH_2_TDMA_SRC_START_OFFSET_3 0x411154
#define mmDMA_CH_2_TDMA_SRC_STRIDE_3 0x411158
#define mmDMA_CH_2_TDMA_SRC_ROI_BASE_4 0x41115C
#define mmDMA_CH_2_TDMA_SRC_ROI_SIZE_4 0x411160
#define mmDMA_CH_2_TDMA_SRC_VALID_ELEMENTS_4 0x411164
#define mmDMA_CH_2_TDMA_SRC_START_OFFSET_4 0x411168
#define mmDMA_CH_2_TDMA_SRC_STRIDE_4 0x41116C
#define mmDMA_CH_2_TDMA_DST_BASE_ADDR_LO 0x411170
#define mmDMA_CH_2_TDMA_DST_BASE_ADDR_HI 0x411174
#define mmDMA_CH_2_TDMA_DST_ROI_BASE_0 0x411178
#define mmDMA_CH_2_TDMA_DST_ROI_SIZE_0 0x41117C
#define mmDMA_CH_2_TDMA_DST_VALID_ELEMENTS_0 0x411180
#define mmDMA_CH_2_TDMA_DST_START_OFFSET_0 0x411184
#define mmDMA_CH_2_TDMA_DST_STRIDE_0 0x411188
#define mmDMA_CH_2_TDMA_DST_ROI_BASE_1 0x41118C
#define mmDMA_CH_2_TDMA_DST_ROI_SIZE_1 0x411190
#define mmDMA_CH_2_TDMA_DST_VALID_ELEMENTS_1 0x411194
#define mmDMA_CH_2_TDMA_DST_START_OFFSET_1 0x411198
#define mmDMA_CH_2_TDMA_DST_STRIDE_1 0x41119C
#define mmDMA_CH_2_TDMA_DST_ROI_BASE_2 0x4111A0
#define mmDMA_CH_2_TDMA_DST_ROI_SIZE_2 0x4111A4
#define mmDMA_CH_2_TDMA_DST_VALID_ELEMENTS_2 0x4111A8
#define mmDMA_CH_2_TDMA_DST_START_OFFSET_2 0x4111AC
#define mmDMA_CH_2_TDMA_DST_STRIDE_2 0x4111B0
#define mmDMA_CH_2_TDMA_DST_ROI_BASE_3 0x4111B4
#define mmDMA_CH_2_TDMA_DST_ROI_SIZE_3 0x4111B8
#define mmDMA_CH_2_TDMA_DST_VALID_ELEMENTS_3 0x4111BC
#define mmDMA_CH_2_TDMA_DST_START_OFFSET_3 0x4111C0
#define mmDMA_CH_2_TDMA_DST_STRIDE_3 0x4111C4
#define mmDMA_CH_2_TDMA_DST_ROI_BASE_4 0x4111C8
#define mmDMA_CH_2_TDMA_DST_ROI_SIZE_4 0x4111CC
#define mmDMA_CH_2_TDMA_DST_VALID_ELEMENTS_4 0x4111D0
#define mmDMA_CH_2_TDMA_DST_START_OFFSET_4 0x4111D4
#define mmDMA_CH_2_TDMA_DST_STRIDE_4 0x4111D8
#define mmDMA_CH_2_MEM_INIT_BUSY 0x4111FC
#endif /* ASIC_REG_DMA_CH_2_REGS_H_ */
|