Age | Commit message (Expand) | Author | Files | Lines |
2014-12-16 | x86, irq: Keep balance of IOAPIC pin reference count |  Jiang Liu | 1 | -1/+9 |
2014-08-29 | x86, irq, PCI: Keep IRQ assignment for runtime power management |  Jiang Liu | 1 | -1/+1 |
2014-08-08 | x86, irq, PCI: Keep IRQ assignment for PCI devices during suspend/hibernation |  Jiang Liu | 1 | -1/+1 |
2014-06-21 | x86, irq, SFI: Release IOAPIC pin when PCI device is disabled |  Jiang Liu | 1 | -0/+7 |
2014-06-21 | x86, irq, SFI: Use common irqdomain map interface to program IOAPIC pins |  Jiang Liu | 1 | -12/+7 |
2014-06-21 | x86, SFI, irq: Provide basic irqdomain support |  Jiang Liu | 1 | -0/+3 |
2014-01-15 | x86, intel-mid: Add Merrifield platform support |  David Cohen | 1 | -1/+5 |
2013-10-17 | intel_mid: Renamed *mrst* to *intel_mid* |  Kuppuswamy Sathyanarayanan | 1 | -6/+6 |
2013-10-17 | pci: intel_mid: Return true/false in function returning bool |  Fengguang Wu | 1 | -3/+3 |
2013-10-17 | intel_mid: Renamed *mrst* to *intel_mid* |  Kuppuswamy Sathyanarayanan | 1 | -0/+310 |