diff options
author | 2017-02-23 18:29:27 +0000 | |
---|---|---|
committer | 2017-02-24 10:32:46 +0000 | |
commit | ca759f9e387db87e1719911f019bc60c74be9ed8 (patch) | |
tree | 5d328bd7b1c22749e282991182ddd1644e291fab /scripts/qapi-commands.py | |
parent | hw/misc/imx6_src: defer clearing of SRC_SCR reset bits (diff) | |
download | qemu-ca759f9e387db87e1719911f019bc60c74be9ed8.tar.xz qemu-ca759f9e387db87e1719911f019bc60c74be9ed8.zip |
tcg: enable MTTCG by default for ARM on x86 hosts
This enables the multi-threaded system emulation by default for ARMv7
and ARMv8 guests using the x86_64 TCG backend. This is because on the
guest side:
- The ARM translate.c/translate-64.c have been converted to
- use MTTCG safe atomic primitives
- emit the appropriate barrier ops
- The ARM machine has been updated to
- hold the BQL when modifying shared cross-vCPU state
- defer powerctl changes to async safe work
All the host backends support the barrier and atomic primitives but
need to provide same-or-better support for normal load/store
operations.
Signed-off-by: Alex Bennée <alex.bennee@linaro.org>
Reviewed-by: Richard Henderson <rth@twiddle.net>
Acked-by: Peter Maydell <peter.maydell@linaro.org>
Tested-by: Pranith Kumar <bobby.prani@gmail.com>
Reviewed-by: Pranith Kumar <bobby.prani@gmail.com>
Diffstat (limited to 'scripts/qapi-commands.py')
0 files changed, 0 insertions, 0 deletions