diff options
author | 2014-12-11 12:07:50 +0000 | |
---|---|---|
committer | 2014-12-11 12:07:50 +0000 | |
commit | 6e8801f9dea9e10449f4fd7d85dbe8cab708a686 (patch) | |
tree | a5ef60f3661ba2ba765380f561ff05ce5ff1fba3 /scripts/qapi-event.py | |
parent | target-arm: add SCTLR_EL3 and make SCTLR banked (diff) | |
download | qemu-6e8801f9dea9e10449f4fd7d85dbe8cab708a686.tar.xz qemu-6e8801f9dea9e10449f4fd7d85dbe8cab708a686.zip |
target-arm: respect SCR.FW, SCR.AW and SCTLR.NMFI
Add checks of SCR AW/FW bits when performing writes of CPSR. These SCR bits
are used to control whether the CPSR masking bits can be adjusted from
non-secure state.
Signed-off-by: Fabian Aggeler <aggelerf@ethz.ch>
Signed-off-by: Greg Bellows <greg.bellows@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Message-id: 1416242878-876-15-git-send-email-greg.bellows@linaro.org
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
Diffstat (limited to 'scripts/qapi-event.py')
0 files changed, 0 insertions, 0 deletions