diff options
author | 2010-09-27 14:55:15 +0100 | |
---|---|---|
committer | 2010-09-27 14:57:36 +0100 | |
commit | 2de59fea8b3095d1df4c729fda041625930aab4f (patch) | |
tree | b7d5e28e4da11607c74a7ed99c3bd2f93473a8fd /fs/jbd2/commit.c | |
parent | ARM: 6409/1: davinci: map sram using MT_MEMORY_NONCACHED instead of MT_DEVICE (diff) | |
download | wireguard-linux-2de59fea8b3095d1df4c729fda041625930aab4f.tar.xz wireguard-linux-2de59fea8b3095d1df4c729fda041625930aab4f.zip |
ARM: 6411/1: vexpress: set RAM latencies to 1 cycle for PL310 on ct-ca9x4 tile
The PL310 on the ct-ca9x4 tile for the Versatile Express does not need
to add additional latency when accessing its cache RAMs. Unfortunately,
the boot monitor sets this up for an 8-cycle delay on reads and writes,
resulting in greatly reduced memory performance when the L2 cache is
enabled.
This patch sets the L2 RAM latencies to the correct value of 1 cycle
on the ct-ca9x4 tile before enabling the L2 cache.
Acked-by: Catalin Marinas <catalin.marinas@arm.com>
Signed-off-by: Will Deacon <will.deacon@arm.com>
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
Diffstat (limited to 'fs/jbd2/commit.c')
0 files changed, 0 insertions, 0 deletions