diff options
author | 2024-08-28 16:42:28 +0800 | |
---|---|---|
committer | 2024-09-09 11:33:44 -0700 | |
commit | 55e268694e8b07026c88191f9b6949b6887d9ce3 (patch) | |
tree | 1efbb09471ea0660edd7d4b756120241247c2705 /tools/perf/scripts/python/call-graph-from-postgresql.py | |
parent | cxl/pci: Remove duplicate host_bridge->native_aer checking (diff) | |
download | wireguard-linux-55e268694e8b07026c88191f9b6949b6887d9ce3.tar.xz wireguard-linux-55e268694e8b07026c88191f9b6949b6887d9ce3.zip |
cxl/pci: Fix to record only non-zero ranges
The function cxl_dvsec_rr_decode() retrieves and records DVSEC ranges
into info->dvsec_range[], regardless of whether it is non-zero range,
and the variable info->ranges indicates the number of non-zero ranges.
However, in cxl_hdm_decode_init(), the validation for
info->dvsec_range[] occurs in a for loop that iterates based on
info->ranges. It may result in zero range to be validated but non-zero
range not be validated, in turn, the number of allowed ranges is to be
0. Address it by only record non-zero ranges.
This fix is not urgent as it requires a configuration that zeroes out
the first dvsec range while populating the second. This has not been
observed, but it is theoretically possible. If this gets picked up for
-stable, no harm done, but there is no urgency to backport.
Fixes: 560f78559006 ("cxl/pci: Retrieve CXL DVSEC memory info")
Reviewed-by: Jonathan Cameron <Jonathan.Cameron@huawei.com>
Signed-off-by: Yanfei Xu <yanfei.xu@intel.com>
Reviewed-by: Alison Schofield <alison.schofield@intel.com>
Link: https://patch.msgid.link/20240828084231.1378789-2-yanfei.xu@intel.com
Signed-off-by: Dave Jiang <dave.jiang@intel.com>
Diffstat (limited to 'tools/perf/scripts/python/call-graph-from-postgresql.py')
0 files changed, 0 insertions, 0 deletions