diff options
author | 2022-05-31 15:47:35 +0300 | |
---|---|---|
committer | 2022-06-25 22:29:22 -0500 | |
commit | 3ba500dee327e0261e728edec8a4f2f563d2760c (patch) | |
tree | 22d9e7d9c7541c1dcad78ad7c8126eb23f326a18 /tools/perf/util/scripting-engines/trace-event-python.c | |
parent | arm64: dts: qcom: sm8450 add ITS device tree node (diff) | |
download | wireguard-linux-3ba500dee327e0261e728edec8a4f2f563d2760c.tar.xz wireguard-linux-3ba500dee327e0261e728edec8a4f2f563d2760c.zip |
arm64: dts: qcom: sdm845: use dispcc AHB clock for mdss node
It was noticed that on sdm845 after an MDSS suspend/resume cycle the
driver can not read HW_REV registers properly (they will return 0
instead). Chaning the "iface" clock from <&gcc GCC_DISP_AHB_CLK> to
<&dispcc DISP_CC_MDSS_AHB_CLK> fixes the issue.
Fixes: 08c2a076d18f ("arm64: dts: qcom: sdm845: Add dpu to sdm845 dts file")
Signed-off-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
Signed-off-by: Bjorn Andersson <bjorn.andersson@linaro.org>
Link: https://lore.kernel.org/r/20220531124735.1165582-1-dmitry.baryshkov@linaro.org
Diffstat (limited to 'tools/perf/util/scripting-engines/trace-event-python.c')
0 files changed, 0 insertions, 0 deletions