diff options
author | 2022-09-03 12:30:23 -0700 | |
---|---|---|
committer | 2022-09-03 12:30:23 -0700 | |
commit | d958edb9eef115cdd6709face6ab46fefd74324b (patch) | |
tree | 574c75c06166a8978967d3fd91d6ce608d2fc996 /tools/perf/util/scripting-engines/trace-event-python.c | |
parent | Merge branch 'riscv-variable_fixes_without_kvm' of git://git.kernel.org/pub/scm/linux/kernel/git/palmer/linux.git into fixes (diff) | |
parent | riscv: dts: microchip: use an mpfs specific l2 compatible (diff) | |
download | wireguard-linux-d958edb9eef115cdd6709face6ab46fefd74324b.tar.xz wireguard-linux-d958edb9eef115cdd6709face6ab46fefd74324b.zip |
Merge tag 'dt-fixes-for-palmer-6.0-rc4' of git://git.kernel.org/pub/scm/linux/kernel/git/conor/linux.git into fixes
Microchip RISC-V devicetree fixes for 6.0-rc4 (or later)
A fix for the warnings introduced in rc3 as part of fixing the console
spam from the L2's isr.
Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
* tag 'dt-fixes-for-palmer-6.0-rc4' of git://git.kernel.org/pub/scm/linux/kernel/git/conor/linux.git:
riscv: dts: microchip: use an mpfs specific l2 compatible
dt-bindings: riscv: sifive-l2: add a PolarFire SoC compatible
Diffstat (limited to 'tools/perf/util/scripting-engines/trace-event-python.c')
0 files changed, 0 insertions, 0 deletions