aboutsummaryrefslogtreecommitdiffstatshomepage
path: root/drivers/clk/visconti/pll.h
blob: c4bd40676da4bf6c428331d211d09c50957271e5 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
/* SPDX-License-Identifier: GPL-2.0-only */
/*
 * Copyright (c) 2021 TOSHIBA CORPORATION
 * Copyright (c) 2021 Toshiba Electronic Devices & Storage Corporation
 *
 * Nobuhiro Iwamatsu <nobuhiro1.iwamatsu@toshiba.co.jp>
 */

#ifndef _VISCONTI_PLL_H_
#define _VISCONTI_PLL_H_

#include <linux/clk-provider.h>
#include <linux/regmap.h>
#include <linux/spinlock.h>

struct visconti_pll_provider {
	void __iomem *reg_base;
	struct device_node *node;

	/* Must be last */
	struct clk_hw_onecell_data clk_data;
};

#define VISCONTI_PLL_RATE(_rate, _dacen, _dsmen, \
	_refdiv, _intin, _fracin, _postdiv1, _postdiv2) \
{				\
	.rate = _rate,		\
	.dacen = _dacen,	\
	.dsmen = _dsmen,	\
	.refdiv = _refdiv,	\
	.intin = _intin,	\
	.fracin = _fracin,	\
	.postdiv1 = _postdiv1,	\
	.postdiv2 = _postdiv2	\
}

struct visconti_pll_rate_table {
	unsigned long rate;
	unsigned int dacen;
	unsigned int dsmen;
	unsigned int refdiv;
	unsigned long intin;
	unsigned long fracin;
	unsigned int postdiv1;
	unsigned int postdiv2;
};

struct visconti_pll_info {
	unsigned int id;
	const char *name;
	const char *parent;
	unsigned long base_reg;
	const struct visconti_pll_rate_table *rate_table;
};

struct visconti_pll_provider * __init visconti_init_pll(struct device_node *np,
							void __iomem *base,
							unsigned long nr_plls);
void visconti_register_plls(struct visconti_pll_provider *ctx,
			    const struct visconti_pll_info *list,
			    unsigned int nr_plls, spinlock_t *lock);

#endif /* _VISCONTI_PLL_H_ */