aboutsummaryrefslogtreecommitdiffstatshomepage
path: root/tools/perf/pmu-events/arch/x86/sandybridge/memory.json
blob: 78c1a987f9a2294a4194d3cdb30089a46c9d2908 (plain) (blame)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
[
    {
        "EventCode": "0x05",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "MISALIGN_MEM_REF.LOADS",
        "SampleAfterValue": "2000003",
        "BriefDescription": "Speculative cache line split load uops dispatched to L1 cache.",
        "CounterHTOff": "0,1,2,3,4,5,6,7"
    },
    {
        "EventCode": "0x05",
        "Counter": "0,1,2,3",
        "UMask": "0x2",
        "EventName": "MISALIGN_MEM_REF.STORES",
        "SampleAfterValue": "2000003",
        "BriefDescription": "Speculative cache line split STA uops dispatched to L1 cache.",
        "CounterHTOff": "0,1,2,3,4,5,6,7"
    },
    {
        "EventCode": "0xBE",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "EventName": "PAGE_WALKS.LLC_MISS",
        "SampleAfterValue": "100003",
        "BriefDescription": "Number of any page walk that had a miss in LLC. Does not necessary cause a SUSPEND.",
        "CounterHTOff": "0,1,2,3,4,5,6,7"
    },
    {
        "PublicDescription": "This event counts the number of memory ordering Machine Clears detected. Memory Ordering Machine Clears can result from memory disambiguation, external snoops, or cross SMT-HW-thread snoop (stores) hitting load buffers.  Machine clears can have a significant performance impact if they are happening frequently.",
        "EventCode": "0xC3",
        "Counter": "0,1,2,3",
        "UMask": "0x2",
        "EventName": "MACHINE_CLEARS.MEMORY_ORDERING",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts the number of machine clears due to memory order conflicts.",
        "CounterHTOff": "0,1,2,3,4,5,6,7"
    },
    {
        "PEBS": "2",
        "EventCode": "0xCD",
        "MSRValue": "0x4",
        "Counter": "3",
        "UMask": "0x1",
        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_4",
        "MSRIndex": "0x3F6",
        "SampleAfterValue": "100003",
        "BriefDescription": "Loads with latency value being above 4 .",
        "TakenAlone": "1",
        "CounterHTOff": "3"
    },
    {
        "PEBS": "2",
        "EventCode": "0xCD",
        "MSRValue": "0x8",
        "Counter": "3",
        "UMask": "0x1",
        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_8",
        "MSRIndex": "0x3F6",
        "SampleAfterValue": "50021",
        "BriefDescription": "Loads with latency value being above 8.",
        "TakenAlone": "1",
        "CounterHTOff": "3"
    },
    {
        "PEBS": "2",
        "EventCode": "0xCD",
        "MSRValue": "0x10",
        "Counter": "3",
        "UMask": "0x1",
        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_16",
        "MSRIndex": "0x3F6",
        "SampleAfterValue": "20011",
        "BriefDescription": "Loads with latency value being above 16.",
        "TakenAlone": "1",
        "CounterHTOff": "3"
    },
    {
        "PEBS": "2",
        "EventCode": "0xCD",
        "MSRValue": "0x20",
        "Counter": "3",
        "UMask": "0x1",
        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_32",
        "MSRIndex": "0x3F6",
        "SampleAfterValue": "100007",
        "BriefDescription": "Loads with latency value being above 32.",
        "TakenAlone": "1",
        "CounterHTOff": "3"
    },
    {
        "PEBS": "2",
        "EventCode": "0xCD",
        "MSRValue": "0x40",
        "Counter": "3",
        "UMask": "0x1",
        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_64",
        "MSRIndex": "0x3F6",
        "SampleAfterValue": "2003",
        "BriefDescription": "Loads with latency value being above 64.",
        "TakenAlone": "1",
        "CounterHTOff": "3"
    },
    {
        "PEBS": "2",
        "EventCode": "0xCD",
        "MSRValue": "0x80",
        "Counter": "3",
        "UMask": "0x1",
        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_128",
        "MSRIndex": "0x3F6",
        "SampleAfterValue": "1009",
        "BriefDescription": "Loads with latency value being above 128.",
        "TakenAlone": "1",
        "CounterHTOff": "3"
    },
    {
        "PEBS": "2",
        "EventCode": "0xCD",
        "MSRValue": "0x100",
        "Counter": "3",
        "UMask": "0x1",
        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_256",
        "MSRIndex": "0x3F6",
        "SampleAfterValue": "503",
        "BriefDescription": "Loads with latency value being above 256.",
        "TakenAlone": "1",
        "CounterHTOff": "3"
    },
    {
        "PEBS": "2",
        "EventCode": "0xCD",
        "MSRValue": "0x200",
        "Counter": "3",
        "UMask": "0x1",
        "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_512",
        "MSRIndex": "0x3F6",
        "SampleAfterValue": "101",
        "BriefDescription": "Loads with latency value being above 512.",
        "TakenAlone": "1",
        "CounterHTOff": "3"
    },
    {
        "PEBS": "2",
        "EventCode": "0xCD",
        "Counter": "3",
        "UMask": "0x2",
        "EventName": "MEM_TRANS_RETIRED.PRECISE_STORE",
        "SampleAfterValue": "2000003",
        "BriefDescription": "Sample stores and collect precise store operation via PEBS record. PMC3 only. (Precise Event - PEBS).",
        "PRECISE_STORE": "1",
        "TakenAlone": "1",
        "CounterHTOff": "3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400244",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all demand & prefetch code reads that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400091",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all demand & prefetch data reads that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400240",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.ALL_PF_CODE_RD.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all prefetch code reads that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400090",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.ALL_PF_DATA_RD.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all prefetch data reads that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400120",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.ALL_PF_RFO.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all prefetch RFOs that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x3004003f7",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.ALL_READS.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all data/code/rfo reads (demand & prefetch) that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400122",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.ALL_RFO.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all demand & prefetch RFOs that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400004",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts demand code reads that miss the LLC and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400001",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts demand data reads that miss the LLC and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400002",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts demand data writes (RFOs) that miss the LLC and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400040",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all prefetch (that bring data to L2) code reads that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400010",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts prefetch (that bring data to L2) data reads that miss the LLC and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400020",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400200",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.PF_LLC_CODE_RD.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all prefetch (that bring data to LLC only) code reads that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400080",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.PF_LLC_DATA_RD.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x300400100",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.PF_LLC_RFO.LLC_MISS.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs that miss the LLC  and the data returned from dram.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "PublicDescription": "This event counts all data requests (demand/prefetch data reads and demand data writes (RFOs) that miss the LLC  where the data is returned from local DRAM",
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x6004001b3",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.DATA_IN_SOCKET.LLC_MISS.LOCAL_DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "Counts LLC replacements.",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "PublicDescription": "This event counts any requests that miss the LLC where the data was returned from local DRAM",
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x1f80408fff",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.ANY_REQUEST.LLC_MISS_LOCAL.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "REQUEST = ANY_REQUEST and RESPONSE = LLC_MISS_LOCAL and SNOOP = DRAM",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x17004001b3",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.DATA_IN_SOCKET.LLC_MISS_LOCAL.ANY_LLC_HIT",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "REQUEST = DATA_IN_SOCKET and RESPONSE = LLC_MISS_LOCAL and SNOOP = ANY_LLC_HIT",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x1f80400004",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.DEMAND_IFETCH.LLC_MISS_LOCAL.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "REQUEST = DEMAND_IFETCH and RESPONSE = LLC_MISS_LOCAL and SNOOP = DRAM",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x1f80400010",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.PF_DATA_RD.LLC_MISS_LOCAL.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "REQUEST = PF_DATA_RD and RESPONSE = LLC_MISS_LOCAL and SNOOP = DRAM",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x1f80400040",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.PF_IFETCH.LLC_MISS_LOCAL.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "REQUEST = PF_RFO and RESPONSE = LLC_MISS_LOCAL and SNOOP = DRAM",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x1f80400080",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.PF_L_DATA_RD.LLC_MISS_LOCAL.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "REQUEST = PF_LLC_DATA_RD and RESPONSE = LLC_MISS_LOCAL and SNOOP = DRAM",
        "CounterHTOff": "0,1,2,3"
    },
    {
        "EventCode": "0xB7, 0xBB",
        "MSRValue": "0x1f80400200",
        "Counter": "0,1,2,3",
        "UMask": "0x1",
        "Offcore": "1",
        "EventName": "OFFCORE_RESPONSE.PF_L_IFETCH.LLC_MISS_LOCAL.DRAM",
        "MSRIndex": "0x1a6,0x1a7",
        "SampleAfterValue": "100003",
        "BriefDescription": "REQUEST = PF_LLC_IFETCH and RESPONSE = LLC_MISS_LOCAL and SNOOP = DRAM",
        "CounterHTOff": "0,1,2,3"
    }
]